

### PM8941

### Device Specification (Advance Information)

80-NA555-1 Rev. G August 9, 2013

Submit technical questions at: https://support.cdmatech.com

#### Confidential and Proprietary – Qualcomm Technologies, Inc.

**NO PUBLIC DISCLOSURE PERMITTED**: Please report postings of this document on public servers or websites to: DocCtrlAgent@qualcomm.com.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm or its subsidiaries without the express approval of Qualcomm's Configuration Management.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Technologies, Inc.

Qualcomm is a trademark of QUALCOMM Incorporated, registered in the United States and other countries. All QUALCOMM Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

© 2012-2013 Qualcomm Technologies, Inc.

### **Revision history**

Bars appearing in the margin (as shown here) indicate where technical changes have occurred for this revision. The following table lists the technical content changes for all revisions.

| Revision | Date         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α        | April 2012   | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| В        | June 2012    | <ul> <li>Updated Table 2-2 (Expected maximum currents at PI and PO pad types)</li> <li>Added content to Chapter 3 through Chapter 7. Since this is all new material, change bars are not used to identify changes on any of these pages.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| С        | October 2012 | <ul> <li>Updated Figure 2-1 to correct pin name for pin 201.</li> <li>Removed foot note from Table 2-1.</li> <li>Update pin descriptions in Table 2-4, Table 2-5, Table 2-6 and Table 2-7.</li> <li>Updated specifications in Table 3-1, Table 3-2, Table 3-5, Table 3-6, Table 3-7, Table 3-10, Table 3-11, Table 3-12, Table 3-13, Table 3-14, Table 3-15, Table 3-17, Table 3-20, Table 3-21, Table 3-22, Table 3-23, Table 3-24, Table 3-25, Table 3-27, Table 3-28, Table 3-31, Table 3-36, Table 3-37, Table 3-42, and Table 4-1</li> <li>Added battery FET and charge pump specifications in Table 3-8.</li> <li>Added sleep clock jitter specifications in Table 3-30.</li> <li>Added qualified coin cell / super cap specifications in Table 3-32.</li> <li>Added RGB driver performance specifications in Table 3-34.</li> <li>Added Flash LED driver performance specifications in Table 3-35.</li> <li>Updated Figure 3-1, and Figure 4-2.</li> <li>Updated pages 46 and 47</li> </ul> |

| Revision | Date          | Description                                                                                                                         |
|----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------|
| D        | December 2012 | ■ Updated VCOIN maximum voltage in Table 3-2                                                                                        |
|          |               | ■ Updated VMAX value in Section 3.5.1                                                                                               |
|          |               | ■ Updated R(ovp_fet_on) typical resistance in Table 3-5                                                                             |
|          |               | ■ Added Figure 3-2 Battery temperature monitoring                                                                                   |
|          |               | ■ Added Table 3-16 BTM calculations                                                                                                 |
|          |               | <ul> <li>Updated minimum and maximum voltage for output voltage range in<br/>full specification compliance in Table 3-25</li> </ul> |
|          |               | ■ Updated Table 3-39                                                                                                                |
|          |               | ■ Updated Figure 3-5                                                                                                                |
|          |               | ■ Updated Pad characteristics type in Table 2-7                                                                                     |
|          |               | ■ Updated Section 3.5.4.1                                                                                                           |
|          |               | ■ Updated Section 3.6                                                                                                               |
|          |               | ■ Updated Table 3-36                                                                                                                |
|          |               | ■ Updated Table 3-39                                                                                                                |

| ■ Table 2-7: □ Change the configurable function of Pad 117 □ Change the pad characteritics voltage for Pads 34, 105, 51, and 67 to V_G2 □ Updated functional descriptions ■ Table 3-2: Change the minimum voltages for DC_IN and DC_IN_OVP_SNS ■ Table 3-3: □ Updated typical and maximum values for the 19.2 MHz XO clock □ Updated table note 1 ■ Table 3-5: □ Added a new row to the OVD subsection □ Updated the R(ds_on_usb_ovp) row ■ Table 3-6: Numerous updates ■ Table 3-7: Updated min, typ, and max values for trickle voltage - threshold hysteresis ■ Table 3-8: Replaced the table entirely ■ Table 3-12: Replaced the table entirely ■ Table 3-14: Changed column heading to "BMS SoC Accuracy" ■ Table 3-14: Changed column heading to "BMS SoC Accuracy" ■ Table 3-18: □ Added a table title and footnote □ Changed several voltage ranges ■ Added Figure 3-4 ■ Table 3-20: □ Added a footnote □ Updated transient response values □ Updated the ground current comment ■ Table 3-21: □ Added data for load transients and for peak output impedance vs frequency □ Updated ground current values □ Added two footnotes ■ Added Figure 3-5, Figure 3-6, and Figure 3-7 ■ Table 3-22: □ Added new (and updated existing) N1200 data □ Added entries for bypass mode on-resistance |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Revision  |          | Date                                                                                                                                                   |
|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| E (cont.) | May 2013 | ■ Table 3-29:                                                                                                                                          |
|           |          | <ul> <li>Added rows for low-noise output start-up time and output buffer shift</li> </ul>                                                              |
|           |          | <ul> <li>Changed the sub-section title to "Low-noise outputs: XO_OUT_Ax (RFCLKx)"</li> </ul>                                                           |
|           |          | <ul> <li>Changed the sub-section title to "Low-power outputs: XO_OUT_Dx<br/>(BBCLKx)"</li> </ul>                                                       |
|           |          | <ul> <li>Added a row for low-power output start-up timeUpdated the "Low-<br/>noise outputs" subheading and voltage swing min and max values</li> </ul> |
|           |          | <ul> <li>Added a "Low-noise outputs: XO_OUT_Ax (RFCLKx)" subsection<br/>and three rows with values</li> </ul>                                          |
|           |          | <ul> <li>Table 3-30: Updated the start-up time unit of measure and the operating<br/>voltage values</li> </ul>                                         |
|           |          | ■ Table 3-32: Added entries for duty cycle and tolerance                                                                                               |
|           |          | ■ Table 3-35: Updated table parameters, comments, and values                                                                                           |
|           |          | ■ Table 3-36: Replaced the entire table                                                                                                                |
|           |          | ■ Table 3-37: Updated the dropout voltage and table note 2                                                                                             |
|           |          | ■ Table 3-38:                                                                                                                                          |
|           |          | <ul> <li>Updated numerous vales in the table</li> </ul>                                                                                                |
|           |          | □ Removed the "Average efficiency" row                                                                                                                 |
|           |          | □ Added a footnote                                                                                                                                     |
|           |          | ■ Table 3-41: Updated numerous values in the table                                                                                                     |
|           |          | ■ Figure 3-11: Replaced the entire graphic                                                                                                             |
|           |          | ■ Table 3-42 : Added the entire table                                                                                                                  |
|           |          | ■ Section 3.9.2:                                                                                                                                       |
|           |          | <ul> <li>Removed the combination assigned to the chipset</li> </ul>                                                                                    |
|           |          | □ Updated OPT setting information                                                                                                                      |
|           |          | <ul> <li>Removed the "VOL and VOH for different driver strengths" table<br/>(formerly Table 3-41)</li> </ul>                                           |
|           |          | ■ Table 4-2: Added rows for the PM8941 ES3 and PM8941 ES4/CS                                                                                           |

| Revision |           | Date                                                                                                  |
|----------|-----------|-------------------------------------------------------------------------------------------------------|
| F        | June 2013 | ■ Table 2-1: Changed V_INT to dVdd, added VDD_TORCH voltage                                           |
|          |           | ■ Table 2-6: Clarified voltage domains of OPT_x and other pins                                        |
|          |           | ■ Table 3-3: Updated DC current specifications                                                        |
|          |           | ■ Table 3-6:                                                                                          |
|          |           | <ul> <li>Updated USB_IN / DC_IN input current limit and accuracy specifications</li> </ul>            |
|          |           | <ul> <li>Updated SMBB efficiency</li> </ul>                                                           |
|          |           | <ul> <li>Updated SMMB reverse boost current and efficiency specifications</li> </ul>                  |
|          |           | ■ Table 3-12:                                                                                         |
|          |           | <ul> <li>Updated charger to battery switchover time</li> </ul>                                        |
|          |           | <ul> <li>Added VPH_PWR voltage dip specification during charger to battery<br/>switchover</li> </ul>  |
|          |           | ■ Table 3-13: Specified IADC accuracy temperature and voltage range                                   |
|          |           | ■ Table 3-15: Updated battery interface specification                                                 |
|          |           | ■ Table 3-18: Updated boost SMPS specified range                                                      |
|          |           | ■ Table 3-20: Updated boost SMPS rated current, programmable and specified voltage range              |
|          |           | ■ Table 3-21 :Updated the HF SMPS PFM mode rated current and the short circuit current limit          |
|          |           | ■ Table 3-29: Updated Output duty cycle values                                                        |
|          |           | <ul> <li>Added Table 3-27, which shows AMUX input to ADC output end-to-end<br/>accuracy</li> </ul>    |
|          |           | ■ Table 3-38:                                                                                         |
|          |           | □ Added table notes 1 and 3                                                                           |
|          |           | <ul> <li>Updated WLED boost and driver performance specification</li> </ul>                           |
|          |           | ■ Table 3-42:                                                                                         |
|          |           | □ Added table notes 1 and 3                                                                           |
|          |           | <ul> <li>Updated poweron circuit performance specifications for the dual power-on sequence</li> </ul> |
|          |           | ■ Updated Figure 3-12                                                                                 |
|          |           | ■ Added Table 7-1 to show reliability data of PM8941                                                  |

| Revision |             | Date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G        | August 2013 | <ul> <li>Table 3-6: Updated VPH_PWR to 3.6 V</li> <li>Table 3-13:         <ul> <li>Added OCV measurement information</li> <li>Updated IADC accuracy information</li> </ul> </li> <li>Section 3.5.5.1: Updated to contain State of Charge (SoC) specification information</li> <li>Table 3-21: Updated PFM mode information and added a table footnote.</li> <li>Section 3.6.7: Added a new section on input connection options</li> <li>Table 3-33: Updated typical and maximum values of duty cycle</li> <li>Table 3-37: Updated minimum input voltage</li> <li>Section 3.9.2: Updated OPT[4:1] hardwired controls information</li> <li>Table 3-42: Updated the debounce timer maximum value</li> <li>Table 3-43:         <ul> <li>Updated the tprebuck parameter values</li> <li>Updated the debounce timer maximum value</li> </ul> </li> <li>Section 6.1: Updated TBD composition to SAC405</li> <li>Chapter 6: Deleted High temperature warpage section</li> </ul> |

# **Contents**

| 1 | Intr | oduction   |                                                                                             |  |  |
|---|------|------------|---------------------------------------------------------------------------------------------|--|--|
|   | 1.1  | Documen    | tation overview                                                                             |  |  |
|   | 1.2  | PM8941     | introduction                                                                                |  |  |
|   | 1.3  | PM8941     | features                                                                                    |  |  |
|   |      | 1.3.1      | New features integrated into the PM8941                                                     |  |  |
|   |      | 1.3.2      | Summary of PM8941 features                                                                  |  |  |
|   | 1.4  | Terms and  | d acronyms                                                                                  |  |  |
|   | 1.5  |            | narks                                                                                       |  |  |
| 2 | Pin  | Definitio  | <b>ns</b>                                                                                   |  |  |
| _ | 2.1  |            | neter definitions                                                                           |  |  |
|   | 2.2  | _          | iptions                                                                                     |  |  |
| 3 | Flee | ctrical Sn | ecifications 37                                                                             |  |  |
|   | 3.1  |            | maximum ratings                                                                             |  |  |
|   | 3.2  |            | ended operating conditions                                                                  |  |  |
|   | 3.3  |            | r consumption                                                                               |  |  |
|   | 3.4  | •          | Digital logic characteristics                                                               |  |  |
|   | 3.5  | •          | ver management                                                                              |  |  |
|   | 5.5  | 3.5.1      | Over-voltage protection                                                                     |  |  |
|   |      | 3.5.2      | External supply detection                                                                   |  |  |
|   |      | 3.5.3      | Switched-mode battery charger                                                               |  |  |
|   |      | 3.5.4      | Battery voltage monitoring system                                                           |  |  |
|   |      | 3.5.5      | Battery monitoring system (BMS)                                                             |  |  |
|   |      | 3.5.6      | Battery temperature monitoring (BTM) and battery presence detection (BPD) specifications 53 |  |  |
|   |      | 3.5.7      | Coin-cell charging                                                                          |  |  |
|   | 3.6  | Output po  | ower management                                                                             |  |  |
|   |      | 3.6.1      | Reference circuit                                                                           |  |  |
|   |      | 3.6.2      | Boost SMPS                                                                                  |  |  |
|   |      | 3.6.3      | Buck SMPS                                                                                   |  |  |
|   |      | 3.6.4      | Linear regulators                                                                           |  |  |
|   |      | 3.6.5      | Voltage switches                                                                            |  |  |
|   |      | 3.6.6      | Internal voltage-regulator connections                                                      |  |  |

|   |      | 3.6.7 Input connection options                            | . 71            |
|---|------|-----------------------------------------------------------|-----------------|
|   | 3.7  | General housekeeping                                      | . 72            |
|   |      | 3.7.1 Analog multiplexer and scaling circuits             | . 72            |
|   |      | 3.7.2 HK/XO ADC circuit                                   | . 76            |
|   |      | 3.7.3 System clocks                                       | . 77            |
|   |      | 3.7.4 Real-time clock                                     | . 82            |
|   |      | 3.7.5 Over-temperature protection (smart thermal control) | . 83            |
|   | 3.8  | User interfaces                                           |                 |
|   |      | 3.8.1 Light pulse generators                              | . 83            |
|   |      | 3.8.2 LPG controllers (digital driver outputs)            | . 84            |
|   |      | 3.8.3 Current drivers                                     | . 84            |
|   |      | 3.8.4 White LED SMPS and current drivers                  | . 86            |
|   |      | 3.8.5 Keypad interface                                    | . 88            |
|   |      | 3.8.6 Vibration motor driver                              | . 88            |
|   | 3.9  | IC-level interfaces                                       | . 89            |
|   |      | 3.9.1 Poweron circuits and the power sequences            | . 89            |
|   |      | 3.9.2 OPT[4:1] hardwired controls                         | . 95            |
|   |      | 3.9.3 SPMI and the interrupt managers                     | . 95            |
|   | 3.10 | General-purpose input/output specifications               | . 95            |
|   | 3.11 | Multipurpose pin specifications                           | . 96            |
| 4 | Mec  | hanical Information                                       | . 98            |
|   | 4.1  | Device physical dimensions                                | . 98            |
|   | 4.2  | Part marking                                              | 100             |
|   |      | 4.2.1 Specification-compliant devices                     | 100             |
|   |      | 4.2.2 Daisy chain devices                                 | 101             |
|   | 4.3  | Device ordering information                               | 101             |
|   |      | 4.3.1 Specification-compliant devices                     | 101             |
|   |      | 4.3.2 Daisy-chain devices                                 | 101             |
|   | 4.4  | Device moisture-sensitivity level                         | 102             |
|   | 4.5  | Thermal characteristics                                   | 102             |
| 5 | Carr | rier, Storage, & Handling Information                     | 103             |
|   | 5.1  | Carrier                                                   | 103             |
|   |      | 5.1.1 Tape and reel information                           | 103             |
|   | 5.2  | Storage                                                   | 104             |
|   |      | 5.2.1 Bagged storage conditions                           | 104             |
|   |      |                                                           |                 |
|   |      | 5.2.2 Out-of-bag duration                                 | 104             |
|   | 5.3  | 5.2.2 Out-of-bag duration                                 |                 |
|   | 5.3  |                                                           | 104             |
|   | 5.3  | Handling                                                  | 10 <sup>4</sup> |

| 6 | PC  | 3 Mounting Guidelines                   | 106 |  |
|---|-----|-----------------------------------------|-----|--|
|   | 6.1 | .1 RoHS compliance                      |     |  |
|   | 6.2 | SMT parameters                          | 106 |  |
|   |     | 6.2.1 Land pad and stencil design       | 106 |  |
|   |     | 6.2.2 Reflow profile                    | 108 |  |
|   |     | 6.2.3 SMT peak package-body temperature | 109 |  |
|   |     | 6.2.4 SMT process verification          | 109 |  |
|   | 6.3 | Daisy-chain components                  | 109 |  |
|   | 6.4 | Board-level reliability                 | 110 |  |
| 7 | Par | t Reliability                           | 111 |  |
|   | 7.1 | Reliability qualifications summary      | 111 |  |
|   | 7.2 | Qualification sample description        | 112 |  |

### **Figures**

| Figure 1-1 High-level PM8941 functional block diagram                             | 16  |
|-----------------------------------------------------------------------------------|-----|
| Figure 2-1 PM8941 pin assignments (top view)                                      | 24  |
| Figure 3-1 SMBB efficiency plot on the PM8941 device                              | 44  |
| Figure 3-2 SMBC main-battery charging operation                                   | 47  |
| Figure 3-3 Battery temperature monitoring                                         | 55  |
| Figure 3-4 Boost SMPS efficiency                                                  | 61  |
| Figure 3-5 S1 efficiency plot (measured) on a PM8941                              | 63  |
| Figure 3-6 S2 efficiency plot (measured) on a PM8941                              | 64  |
| Figure 3-7 S3 efficiency plot (measured) on a PM8941                              | 64  |
| Figure 3-8 Multiplexer offset and gain errors                                     | 76  |
| Figure 3-9 Analog multiplexer load condition for settling time specification      | 76  |
| Figure 3-10 WLED efficiency plot on the PM8941 device                             | 88  |
| Figure 3-11 Example PM8x41 single power-on sequence                               | 91  |
| Figure 3-12 Example PM8x41 dual power-on sequence                                 | 94  |
| Figure 4-1 229 WLNSP ( $5.82 \times 6.15 \times 0.55$ mm) package outline drawing | 99  |
| Figure 4-2 PM8941 device marking (top view, not to scale)                         | 100 |
| Figure 4-3 Device identification code                                             | 101 |
| Figure 5-1 Carrier tape drawing with part orientation                             | 103 |
| Figure 5-2 Tape handling                                                          | 104 |
| Figure 6-1 Stencil printing aperture area ratio (AR)                              | 107 |
| Figure 6-2 Acceptable solder-paste geometries                                     | 107 |
| Figure 6-3 Qualcomm typical SMT reflow profile                                    | 108 |

### **Tables**

| Table 1-1  | Primary PM8941 device documentation                           | 14         |
|------------|---------------------------------------------------------------|------------|
| Table 1-2  | Summary of PM8941 features                                    | 18         |
| Table 1-3  | Terms and acronyms                                            | 20         |
|            | Special marks                                                 |            |
| Table 2-1  | I/O description (pad type) parameters                         | 25         |
| Table 2-2  | Pin descriptions – input power management functions           | 27         |
| Table 2-3  | Pin descriptions – output power management functions          | 28         |
| Table 2-4  | Pin descriptions – general housekeeping functions             | 29         |
| Table 2-5  | Pin descriptions – user interface functions                   | 30         |
| Table 2-6  | Pin descriptions – IC-level interface functions               | 31         |
| Table 2-7  | Pin descriptions – configurable input/output functions        | 32         |
| Table 2-8  | Pin descriptions – input DC power                             | 35         |
| Table 2-9  | Pin descriptions – grounds                                    | 35         |
| Table 3-1  | Absolute maximum ratings                                      | 37         |
| Table 3-2  | Recommended operating conditions                              | 38         |
| Table 3-3  | DC power-supply currents                                      | 39         |
| Table 3-4  | Digital I/O characteristics                                   | <b>4</b> 0 |
| Table 3-5  | External source interface performance specifications          | 41         |
| Table 3-6  | SMBC specifications (not charging-specific)                   | 42         |
| Table 3-7  | Trickle charging performance specifications                   | 44         |
| Table 3-8  | Battery FET and charge pump specifications                    | 45         |
| Table 3-9  | SMBC exception handling                                       | 48         |
| Table 3-10 | UVLO performance specifications                               | <b>5</b> 0 |
| Table 3-11 | SMPL performance specifications                               | <b>5</b> 0 |
| Table 3-12 | 2 Voltage collapse protection (VCP) performance specification | 51         |
| Table 3-13 | Battery fuel gauge specifications                             | 51         |
| Table 3-14 | 4 State of Charge specifications                              | 53         |
| Table 3-15 | 5 Battery interface specifications                            | 53         |
| Table 3-16 | 5 BTM calculations                                            | 55         |
| Table 3-17 | 7 Coin-cell charging performance specifications               | 56         |
| Table 3-18 | Regulators and their intended uses                            | 57         |
| Table 3-19 | Voltage reference performance specifications                  | <b>5</b> 9 |
| Table 3-20 | Boost regulator performance specifications                    | <b>5</b> 9 |
| Table 3-21 | 1 HF-SMPS performance specifications                          | 61         |
| Table 3-22 | 2 LDO performance specifications                              | 65         |
| Table 3-23 | 3 Voltage switch performance specifications                   | 68         |
| Table 3-24 | 4 Internal voltage-regulator connections                      | 69         |
| Table 3-25 | 5 Voltage regulator input options                             | 71         |
| Table 3-26 | 6 Analog multiplexer and scaling functions                    | 72         |
| Table 3-27 | 7 Analog multiplexer performance specifications               | 73         |
| Table 3-28 | 8 AMUX input to ADC output end-to-end accuracy                | 75         |

| Table 3-29 H  | K/XO ADC performance specifications                                       |
|---------------|---------------------------------------------------------------------------|
| Table 3-30 X  | O controller, buffer, and circuit performance specifications              |
| Table 3-31 T  | ypical 32.768 kHz XTAL oscillator specifications                          |
| Table 3-32 R  | C oscillator performance specifications                                   |
| Table 3-33 SI | leep clock performance specifications                                     |
| Table 3-34 R  | TC performance specifications                                             |
| Table 3-35 Q  | qualified coincell / super capacitor specifications                       |
| Table 3-36 R  | GB driver performance specifications                                      |
| Table 3-37 K  | eypad-backlighting drivers performance specifications                     |
| Table 3-38 Fl | lash LED driver performance specifications                                |
| Table 3-39 W  | /LED boost and driver performance specification                           |
| Table 3-40 K  | eypad interface performance specifications                                |
| Table 3-41 V  | ibration motor driver performance specifications                          |
| Table 3-42 Po | oweron circuit performance specifications for single power-on sequence 89 |
| Table 3-43 Po | oweron circuit performance specifications with dual poweron sequence 92   |
| Table 3-44 Pr | rogrammable GPIO configurations                                           |
| Table 3-45 M  | Iultipurpose pin performance specifications         96                    |
| Table 3-46 M  | <b>IPP</b> pairs                                                          |
| Table 4-1 PM  | 18941 marking line definitions                                            |
| Table 4-2 De  | vice identification code / ordering information details                   |
| Table 4-3 MS  | SL ratings summary                                                        |
| Table 6-1 Qu  | alcomm typical SMT reflow profile conditions (for reference only) 108     |
| Table 7-1 PM  | 18941 IC reliability evaluation                                           |
|               |                                                                           |

# 1 Introduction

#### 1.1 Documentation overview

Technical information for the PM8941 device is primarily covered by the documents listed in Table 1-1 These documents should be studied for a thorough understanding of the IC and its applications. PM8941 documents are available from the CDMA Tech Support Website at <a href="https://support.cdmatech.com">https://support.cdmatech.com</a>.

Table 1-1 Primary PM8941 device documentation

| Document number | Title/description                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 80-NA555-1      | PM8941 Device Specification                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| (this document) | Provides all PM8941 electrical and mechanical specifications. Additional material includes pin assignment definitions; shipping, storage, and handling instructions; PCB mounting guidelines; and part reliability. This document can be used by company purchasing departments to facilitate procurement. |  |  |  |  |  |  |
| 80-NA555-4      | PM8941 Device Revision Guide                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                 | Provides a history of PM8941 revisions. This document explains how to identify the various IC revisions and discusses known issues (or bugs) for each revision, and how to work around them.                                                                                                               |  |  |  |  |  |  |
| 80-NA555-5      | PM8841 and PM8941 Design Guidelines                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                 | ■ Detailed functional and interface descriptions for both ICs                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|                 | ■ Key design guidelines are illustrated and explained, including:                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|                 | □ Technology overviews                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                 | □ DC power distribution                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                 | □ Interface schematic details                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|                 | □ PCB layout guidelines                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                 | □ External-component recommendations                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|                 | □ Ground and shielding recommendations                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |

This PM8941 device specification is organized as follows:

- Chapter 1 Provides an overview of PM8941 documentation, shows a high-level PM8941 functional block diagram, lists the device features, and lists terms and acronyms used throughout this document.
- Chapter 2 Defines the IC pin assignments.
- Chapter 3 Defines the IC electrical performance specifications, including absolute maximum ratings and recommended operating conditions.
- Chapter 4 Provides IC mechanical information, including dimensions, markings, ordering information, moisture sensitivity, and thermal characteristics.
- Chapter 5 Discusses shipping, storage, and handling of PM8941 devices.
- Chapter 6 Presents procedures and specifications for mounting the PM8941 onto printed circuit boards (PCBs).
- Chapter 7 Presents PM8941 reliability data, including definitions of the qualification samples and a summary of qualification test results.

#### 1.2 PM8941 introduction

The PM8941 device (Figure 1-1), plus its companion PM8841 (80-NA554-x), integrates all wireless handset power management, general housekeeping, and user interface support functions into two mixed-signal ICs. Their versatile designs are suitable for multimode, multiband phones, and other wireless products such as data cards and PDAs.

The PM8941 mixed-signal CMOS device is available in the 229-pin wafer-level nanoscale package (229 WLNSP) that includes several ground pins for improved electrical ground, mechanical stability, and thermal continuity.

Since the PM8941 includes so many diverse functions, its operation is more easily understood by considering major functional blocks individually. Therefore, the PM8941 document set is organized by the following device functionality:

- Input power management
- Output power management
- General housekeeping
- User interfaces
- IC interfaces
- Configurable pins either MPPs or GPIOs that can be configured to function within some of the other categories

Most of the information contained in this device specification is organized accordingly – including the circuit groupings within the block diagram (Figure 1-1), pin descriptions (Chapter 2), and detailed electrical specifications (Chapter 3). Refer to the *PM8841 and PM8941 Design Guidelines* (80-NA555-5) for more detailed diagrams and descriptions of each PM8941 function and interface.



Figure 1-1 High-level PM8941 functional block diagram

#### **1.3 PM8941 features**

NOTE Some of the hardware features integrated within the PM8941 must be enabled through the modem IC software. See the latest version of the applicable software release notes to identify the enabled PMIC features.

#### 1.3.1 New features integrated into the PM8941

- Dual-port switched mode battery charger (SMBC)
  - □ USB source with built-in 28 V over-voltage protection (OVP)
  - □ Wall charger source with built-in 15 V OVP, and the option for an external OVP pass device for higher protection voltages
- Integrated battery MOSFET
- 5 V boost SMPS
- Reverse boost mode
- Supplemented by the PM8841 (primarily for microprocessor FT-SMPS and other SMPS voltage sources)
- Many more analog multiplexer inputs for driving the HK/XO ADC
- Differential XO output port
- High-speed GPIOs suitable for clock outputs
- Four general-purpose LED sources and sinks can be used for keypad backlighting
- Camera flash driver (two drivers at 1 A)
- The slave and PBUS interface (SPMI) is shared with the PM8841 to provide modem IC communications, including interrupts
- Programmable boot sequencer and reset control
- Plug-and-play support

### 1.3.2 Summary of PM8941 features

Features are listed on the next two pages.

Table 1-2 Summary of PM8941 features

| Input power management                                                                                                                                         |                                                                                                                                                 |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Supported external power sources                                                                                                                               | USB and/or wall charger                                                                                                                         |  |  |  |  |
| Over-voltage protection                                                                                                                                        |                                                                                                                                                 |  |  |  |  |
| USB                                                                                                                                                            | Fully integrated up to +28 V (integrated OVP FET)                                                                                               |  |  |  |  |
| Wall charger                                                                                                                                                   | Fully integrated up to +15 V (integrated OVP FET); external pass device is supported for higher voltage                                         |  |  |  |  |
| Supported battery technologies                                                                                                                                 | Lithium-ion, lithium-ion polymer                                                                                                                |  |  |  |  |
| Charger regulation method                                                                                                                                      | Efficient switched-mode battery charger; four control loops: USB input current, VCHG input voltage, VPH_PWR output voltage, and battery current |  |  |  |  |
| Commonted about in a monday                                                                                                                                    | Trickle, constant current, and constant voltage modes                                                                                           |  |  |  |  |
| Supported charging modes                                                                                                                                       | More automated for less software interaction                                                                                                    |  |  |  |  |
| ATC indicator supply                                                                                                                                           | Voltage options for when the RGB_RED driver is used for ATC indication                                                                          |  |  |  |  |
| Battery MOSFET                                                                                                                                                 | Integrated                                                                                                                                      |  |  |  |  |
| Voltage, current, & thermal sensors                                                                                                                            | Internal and external nodes; reported to on-chip state-machine                                                                                  |  |  |  |  |
| Battery monitoring system                                                                                                                                      | Including battery fuel gauge for better accuracy                                                                                                |  |  |  |  |
| Coin cell or capacitor backup                                                                                                                                  | Keep-alive power source; orchestrated charging                                                                                                  |  |  |  |  |
| Output voltage regulation                                                                                                                                      | .35                                                                                                                                             |  |  |  |  |
| Switched-mode power supplies                                                                                                                                   | , D: ' \( \sigma \)                                                                                                                             |  |  |  |  |
| HF-SMPS                                                                                                                                                        | Three; two at 2.0 A each, one at 1.0 A                                                                                                          |  |  |  |  |
| Boost (5V)                                                                                                                                                     | One at 1.0 A                                                                                                                                    |  |  |  |  |
| Low-dropout linear regulators                                                                                                                                  | 24 total: NMOS at 1.2 A (3), 300 mA (2); PMOS at 600 mA (4), 300 mA (5), 150 mA (6), 50 mA (2) and 2 for clocks                                 |  |  |  |  |
| Pseudo-capless LDO designs                                                                                                                                     | 7 of 24 LDOs                                                                                                                                    |  |  |  |  |
| Voltage switches                                                                                                                                               | Suitable for power gating external circuitry: Three at 1.8 V, two at 5 V                                                                        |  |  |  |  |
| General housekeeping                                                                                                                                           | 3. A A                                                                                                                                          |  |  |  |  |
| On-chip ADC                                                                                                                                                    | Shared housekeeping (HK) and XO support                                                                                                         |  |  |  |  |
| Analog multiplexing for ADC                                                                                                                                    |                                                                                                                                                 |  |  |  |  |
| HK inputs                                                                                                                                                      | Many internal nodes and external inputs, including configurable MPPs                                                                            |  |  |  |  |
| XO input                                                                                                                                                       | Dedicated pin (XO THERM)                                                                                                                        |  |  |  |  |
| Over-temperature protection                                                                                                                                    | Multistage smart thermal control                                                                                                                |  |  |  |  |
| Automatic fault protection                                                                                                                                     | At fault: PMIC powers off, ignores all power-on triggers except KPD_PWR_N, and turns VREG_FAULT on                                              |  |  |  |  |
| 19.2 MHz oscillator support                                                                                                                                    | XO (with on-chip ADC)                                                                                                                           |  |  |  |  |
| XO controller and XO outputs                                                                                                                                   | Five sets: three low-noise outputs (A) and two low-power outputs (D)                                                                            |  |  |  |  |
| Differential XO clock output One                                                                                                                               |                                                                                                                                                 |  |  |  |  |
| Special purpose clock outputs  Extra sleep clock; 19.2, 9.6, 4.8, 2.4, and 1.2 MHz, including low-power 2.4 MHz for MP3; four high-speed GPIOs for fast clocks |                                                                                                                                                 |  |  |  |  |
| 32 kHz clock source (optional)                                                                                                                                 | XO source eliminates 32.768 kHz crystal if desired                                                                                              |  |  |  |  |
| Realtime clock                                                                                                                                                 | RTC clock circuits and alarms                                                                                                                   |  |  |  |  |

| User interfaces                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 30 V WLED boost converter                | Generates supply voltage for white LEDs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| WLED sinks                               | Three (matched); supports strings of up to 8 white LEDs each                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Keypad backlighting                      | General-purpose sources/sinks that can be used for backlighting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Camera flash drivers                     | Two; flash and torch modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| RGB drivers                              | Three – one for each color, 12 mA each                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Other current drivers                    | MPPs can be configured to sink up to 40 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Other current drivers                    | ATC indicator (shared with red RGB driver)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Light pulse generators                   | 8-channels for WLEDs, RGBs, vibration motor, and GPIOs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Light pulse generators                   | 4-channels for general-purpose sources/sinks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Controls for external current drivers    | Four PWM outputs (GPIOs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Vibration motor driver                   | 1.2 to 3.1 V in 100 mV increments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| IC-level interfaces                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Primary status and control               | 2-line SPMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| PM8841 control                           | Power-on, resets, and shared SPMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Interrupt managers                       | Supported by SPMI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Optional hardware configurations         | OPT bits select hardware configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Power sequencing                         | Power-on, power-off, and soft resets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Extra features                           | Level translation; ext regulator enables; detect inputs & interrupt outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Configurable I/Os                        | V2, C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| MPPs                                     | 8; configurable as digital inputs or outputs; level-translating bidirectional I/Os analog multiplexer inputs; or VREF analog outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| GPIO pins                                | 36; configurable as digital inputs or outputs or level-translating I/Os; all are much faster than MPPs; four special high-speed GPIOs for clock outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Package                                  | Sign Control of the C |  |  |  |  |
| Size                                     | 5.82 × 6.15 × 0.55 mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Pin count and package type 229-pin WLNSP |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

## 1.4 Terms and acronyms

Table 1-3 defines terms and acronyms used throughout this document.

Table 1-3 Terms and acronyms

| Term or acronym | Definition                              |  |  |  |  |  |
|-----------------|-----------------------------------------|--|--|--|--|--|
| ADC             | Analog-to-digital converter             |  |  |  |  |  |
| API             | Application programming interface       |  |  |  |  |  |
| ATC             | Auto-trickle charger                    |  |  |  |  |  |
| AVS             | Adaptive voltage scaling                |  |  |  |  |  |
| BMS             | Battery monitoring system               |  |  |  |  |  |
| CDMA            | Code Division Multiple Access           |  |  |  |  |  |
| DVS             | Dynamic voltage scaling                 |  |  |  |  |  |
| FT-SMPS         | Fast transient SMPS                     |  |  |  |  |  |
| GPIO            | General-purpose input/output            |  |  |  |  |  |
| GSM             | Global system for mobile communications |  |  |  |  |  |
| HF-SMPS         | High frequency SMPS                     |  |  |  |  |  |
| HK              | Housekeeping                            |  |  |  |  |  |
| HSED            | Headset send/end detect                 |  |  |  |  |  |
| HS-USB          | High-speed USB                          |  |  |  |  |  |
| ID              | Identification                          |  |  |  |  |  |
| LDO             | Low dropout (linear regulator)          |  |  |  |  |  |
| Li              | Lithium                                 |  |  |  |  |  |
| LPG             | Light pulse generator                   |  |  |  |  |  |
| MPP             | Multipurpose pin                        |  |  |  |  |  |
| MUX             | Multiplexer                             |  |  |  |  |  |
| OTG             | On-the-go                               |  |  |  |  |  |
| OVP             | Over-voltage protection                 |  |  |  |  |  |
| PA              | Power amplifier                         |  |  |  |  |  |
| PBM             | Pulse burst modulation                  |  |  |  |  |  |
| PCB             | Printed circuit board                   |  |  |  |  |  |
| PDA             | Personal digital assistant              |  |  |  |  |  |
| PFM             | Pulse frequency modulation              |  |  |  |  |  |
| PLL             | Phase-locked loop                       |  |  |  |  |  |
| PM              | Power management                        |  |  |  |  |  |
| PWM             | Pulse width modulation                  |  |  |  |  |  |
| QTI             | Qualcomm Technologies, Incorporated     |  |  |  |  |  |
| RCO             | RC oscillator                           |  |  |  |  |  |
| RTC             | Realtime clock                          |  |  |  |  |  |

Table 1-3 Terms and acronyms (cont.)

| Term or acronym | Definition                                                    |  |  |  |  |
|-----------------|---------------------------------------------------------------|--|--|--|--|
| RUIM            | Removable user identity module                                |  |  |  |  |
| SMBC            | Switched-mode battery charger                                 |  |  |  |  |
| SMPL            | Sudden momentary power loss                                   |  |  |  |  |
| SMPS            | Switched-mode power supply (DC-to-DC converter)               |  |  |  |  |
| SPMI            | Slave and PBUS interface                                      |  |  |  |  |
| SS-USB          | Super-speed USB                                               |  |  |  |  |
| SSC             | SMPS step control                                             |  |  |  |  |
| SVS             | Static voltage scaline                                        |  |  |  |  |
| TCXO            | Temperature-compensated crystal oscillator                    |  |  |  |  |
| UART            | Universal asynchronous receiver/transmitter                   |  |  |  |  |
| UICC            | Universal integrated circuit card                             |  |  |  |  |
| UIM             | User identity module                                          |  |  |  |  |
| UMTS            | Universal mobile telecommunications system                    |  |  |  |  |
| USB             | Universal serial bus                                          |  |  |  |  |
| UVLO            | Under-voltage lockout                                         |  |  |  |  |
| VCO             | Voltage-controlled oscillator                                 |  |  |  |  |
| VCTCXO          | Voltage-controlled temperature-compensated crystal oscillator |  |  |  |  |
| WLNSP           | Wafer-level NSP                                               |  |  |  |  |
| WLED            | White LED                                                     |  |  |  |  |
| XO              | Crystal oscillator                                            |  |  |  |  |
| Zero-IF or ZIF  | Zero intermediate frequency                                   |  |  |  |  |

## 1.5 Special marks

Special marks used in this document are defined below.

Table 1-4 Special marks

| Mark   | Definition                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| []     | Brackets ([ ]) sometimes follow a pin, register, or bit name. These brackets enclose a range of numbers. For example, DATA [7:4] may indicate a range that is 4 bits in length, or DATA[7:0] may refer to eight DATA pins.                                                       |  |  |  |  |  |
| _N     | A suffix of _N indicates an active low signal. For example, PON_RESET_N.                                                                                                                                                                                                         |  |  |  |  |  |
| 0x0000 | Hexadecimal numbers are identified with an x in the number, (for example, 0x0000). All numbers are decimal (base 10) unless otherwise specified. Non-obvious binary numbers have the term binary enclosed in parentheses at the end of the number, [for example, 0011 (binary)]. |  |  |  |  |  |
| I      | A vertical bar in the outside margin of a page indicates that a change was made since the previous revision of this document.                                                                                                                                                    |  |  |  |  |  |

# 2 Pin Definitions

The PM8941 is available in the 229 WLNSP – see Chapter 4 for package details. A high-level view of the pin assignments is illustrated in Figure 2-1.



Figure 2-1 PM8941 pin assignments (top view)

## 2.1 I/O parameter definitions

Table 2-1 I/O description (pad type) parameters

| Symbol          | Description                                                                                                                                                                                                                                                |  |  |  |  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pad attribute   |                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Al              | Analog input                                                                                                                                                                                                                                               |  |  |  |  |  |
| AO              | Analog output                                                                                                                                                                                                                                              |  |  |  |  |  |
| DI              | Digital input (CMOS)                                                                                                                                                                                                                                       |  |  |  |  |  |
| DO              | Digital output (CMOS)                                                                                                                                                                                                                                      |  |  |  |  |  |
| PI              | Power input; a pin that handles 10 mA or more of current flow into the device                                                                                                                                                                              |  |  |  |  |  |
| PO              | Power output; a pin that handles 10 mA or more of current flow out of the device                                                                                                                                                                           |  |  |  |  |  |
| Z               | High-impedance (high-Z) output                                                                                                                                                                                                                             |  |  |  |  |  |
| Pad voltage gro | oupings                                                                                                                                                                                                                                                    |  |  |  |  |  |
| dVdd            | Internally generated 1.8 V supply voltage for some power-on circuits                                                                                                                                                                                       |  |  |  |  |  |
| V_PAD           | Supply for modem IC interfaces; connected to VDD_MSM_IO                                                                                                                                                                                                    |  |  |  |  |  |
| V_XLP           | Supply for XO low-power (D) output buffers; connected internally to VREG_L6                                                                                                                                                                                |  |  |  |  |  |
| V_XLN           | Supply for XO low-noise (A) output buffers; connected internally to VREG_RF_CLK                                                                                                                                                                            |  |  |  |  |  |
| V_G1            | Selectable supply for GPIO circuits 1 – 14; options include:  □ 0 = VPH_PWR (3.6 V); connected to VDD_L8_16_18_19  □ 1 = LDO1 (1.225 V); connected internally  □ 2 = SMPS3 (1.8 V); connected to VDD_L2_LVS1_2_3  □ 3 = LDO6 (1.8 V); connected internally |  |  |  |  |  |
| V_G2            | Selectable supply for GPIO circuits 19 – 36; options include:  □ 0 = VPH_PWR (3.6 V); connected to VDD_RGB  □ 1 = VDD_TORCH (5.1 V typical)  □ 2 = SMPS3 (1.8 V); connected to VDD_MSM_IO  □ 3 = LDO6 (1.8 V); connected internally                        |  |  |  |  |  |
| V_G3            | Selectable supply for GPIO circuits 15 – 18; options include:  □ 2 = SMPS3 (1.8 V); connected to VDD_L2_LVS1_2_3  □ 3 = LDO6 (1.8 V); connected internally                                                                                                 |  |  |  |  |  |
| V_M1            | Selectable supply for MPP circuits 1 – 4; options include:  □ 0 = VPH_PWR (3.6 V); connected to VDD_L8_16_18_19  □ 1 = LDO1 (1.225 V); connected internally  □ 2 = SMPS3 (1.8 V); connected to VDD_L2_LVS1_2_3  □ 3 = LDO6 (1.8 V); connected internally   |  |  |  |  |  |
| V_M2            | Selectable supply for MPP circuits 5 – 8; options include:  □ 0 = VPH_PWR (3.6 V); connected to VDD_GPLED  □ 1 = LDO1 (1.225 V); connected internally  □ 2 = SMPS3 (1.8 V); connected to VDD_MSM_IO  □ 3 = LDO6 (1.8 V); connected internally              |  |  |  |  |  |

Table 2-1 I/O description (pad type) parameters (cont.)

| Symbol          | Description                                                              |  |  |  |  |  |
|-----------------|--------------------------------------------------------------------------|--|--|--|--|--|
| GPIO pin config | GPIO pin configurations                                                  |  |  |  |  |  |
| GPIO pins, when | configured as inputs, have configurable pull settings                    |  |  |  |  |  |
| NP              | No internal pull enabled                                                 |  |  |  |  |  |
| PU              | Internal pullup enabled                                                  |  |  |  |  |  |
| PD              | Internal pulldown enabled                                                |  |  |  |  |  |
| GPIO pins, when | GPIO pins, when configured as outputs, have configurable drive strengths |  |  |  |  |  |
| Н               | High: ~ 0.9 mA at 1.8 V; ~ 1.9 mA at 2.6 V                               |  |  |  |  |  |
| M               | Medium: ~ 0.6 mA at 1.8 V; ~ 1.25 mA at 2.6 V                            |  |  |  |  |  |
| L               | Low: ~ 0.15 mA at 1.8 V; ~ 0.3 mA at 2.6 V                               |  |  |  |  |  |

### 2.2 Pin descriptions

Descriptions of all pins are presented in the following tables, organized by functional group:

- Table 2-2 Input power management
- Table 2-3 Output power management
- Table 2-4 General housekeeping
- Table 2-5 User interfaces
- Table 2-6 IC-level interfaces
- Table 2-7 Configurable input/output GPIO and MPPs
- Table 2-8 Power-supply pins
- Table 2-9 Ground pins

Table 2-2 Pin descriptions – input power management functions

| Pad #            | Pad name and/or function | Pad name or alt function | Pa<br>characte |        | Functional description                                                   |
|------------------|--------------------------|--------------------------|----------------|--------|--------------------------------------------------------------------------|
|                  | and/or function          | ait function             | Voltage        | Type   |                                                                          |
| Dual-port        | SMBC (USB and wa         | all charger source       | es)            | '      |                                                                          |
| 139              | OTG_IN                   |                          | _              | PI     | OTG switch input                                                         |
| 226              | PHY_VBUS                 |                          | _              | РО     | Gated (protected) supply to USB_PHY                                      |
| 172,<br>173, 181 | USB_IN                   |                          | _              | PI     | Input power from USB source                                              |
| 220,<br>221, 229 | DC_IN                    |                          | -              | PI     | Input power from wall charger                                            |
| 189, 205         | OVP_OUT                  |                          | - \            | PO     | Protected output via USB or wall charger                                 |
| 228              | DC_IN_OVP_SNS            |                          | (-)            | Al     | Wall charger sense (external FET option)                                 |
| 212              | DC_IN_OVP_CTL            |                          | _              | AO     | Control voltage to optional external FET                                 |
| 171              | OVP_CP_DRV               |                          | _              | Al     | OVP charge pump driver bypass cap                                        |
| 187              | VPRE_CAP                 |                          | _              | AO     | VPRE regulator load capacitor                                            |
| 200, 216         | VCHG                     |                          | - 0            | PI     | Charger input voltage from OVP_OUT                                       |
| 217              | VCHG_SNS                 |                          |                | Al     | Charger input voltage sense point                                        |
| 208, 224         | VSW_SMBC                 |                          | 6 2            | РО     | Charger SMPS switching output                                            |
| 201              | VREG_SMBC                | 900                      | -1             | Al     | Charger SMPS sense point (VPH_PWR)                                       |
| 209              | VDRV_P                   |                          | V.0.           | Al     | Buck driver high-side bypass capacitor                                   |
| 198,<br>206, 207 | VPH_PWR                  | 10, 100                  | 2, 400         | PI, PO | Phone power node; input during charging, output during battery operation |
| BMS circ         | uits                     | 100                      | 50.            | 1      | 1                                                                        |
| 182              | BATFET_CP_DRV            |                          | <u> </u>       | Al     | BATFET charge pump driver bypass cap                                     |
| 214,<br>222, 223 | VBAT                     |                          | _              | PI, PO | Battery node; input during battery operation, output during charging     |
| 210              | VBAT_SNS                 |                          | _              | Al     | Battery voltage sense point                                              |
| 169              | VREG_BMS                 |                          | _              | AO     | Load cap for LDO that powers BMS ADC                                     |
| 193              | BMS_CSP                  |                          | _              | Al     | Battery current sense – plus                                             |
| 177              | BMS_CSM                  |                          | _              | Al     | Battery current sense – minus                                            |
| 218              | VREF_BAT                 |                          | _              | AO     | Reference voltage for battery sensors                                    |
| 211              | BAT_THERM                |                          | _              | Al     | Battery thermistor input                                                 |
| 227              | BAT_ID                   |                          | _              | Al     | Battery identification input                                             |
| Coin cell        | or keep-alive battery    | /                        | 1              | 1      |                                                                          |
| 63               | VCOIN                    |                          | _              | AI, AO | Sense input or charge output                                             |
|                  | I .                      | I.                       | 1              | 1      | T.                                                                       |

<sup>1.</sup> Refer to Table 2-1 for parameter and acronym definitions.

Table 2-3 Pin descriptions – output power management functions

| Dod #                                      | Pad name        | Pad name or  | Pad chara | cteristics 1 | Eurotional description             |  |  |
|--------------------------------------------|-----------------|--------------|-----------|--------------|------------------------------------|--|--|
| Pad #                                      | and/or function | alt function | Voltage   | Туре         | Functional description             |  |  |
| Switched-mode power supply (SMPS) circuits |                 |              |           |              |                                    |  |  |
| 7                                          | VSW_S1          |              | _         | PO           | S1 SMPS switching output           |  |  |
| 23                                         | VREG_S1         |              | -         | Al           | S1 SMPS sense point                |  |  |
| 1, 9                                       | VSW_S2          |              | _         | PO           | S2 SMPS switching output           |  |  |
| 33                                         | VREG_S2         |              | -         | Al           | S2 SMPS sense point                |  |  |
| 79                                         | VSW_S3          |              | -         | PO           | S3 SMPS switching output           |  |  |
| 87                                         | VREG_S3         |              | - 7       | Al           | S3 SMPS sense point                |  |  |
| 16, 32                                     | VSW_5V          |              | -         | РО           | S4 5 V SMPS switching output       |  |  |
| 8, 24                                      | VREG_5V         |              |           | AI, PO       | S4 5 V SMPS regulated output       |  |  |
| 47                                         | VREG_5V_SNS     |              | _         | Al           | S4 5 V SMPS sense point            |  |  |
| LDO line                                   | ear regulators  |              |           | .3           |                                    |  |  |
| 31                                         | VREG_L1         |              | - /       | PO           | Linear regulator L1 output         |  |  |
| 103                                        | VREG_L2         |              | 3         | PO           | Linear regulator L2 output         |  |  |
| 56                                         | VREG_L3         |              | X - X     | PO           | Linear regulator L3 output         |  |  |
| 5                                          | VREG_L4         |              | <u></u>   | PO           | Linear regulator L4 output         |  |  |
| 12                                         | VREG_RF_CLK     | VREG_L5      | 12/2      | PO           | Linear regulator RF clocks output  |  |  |
| 35                                         | VREG_L6         | 00           | ( - N     | PO           | Linear regulator L6 output         |  |  |
| 20                                         | VREG_XO         | VREG_L7      | . 65.     | PO           | Linear regulator XO block load cap |  |  |
| 38                                         | VREG_L8         | 7 00         |           | PO           | Linear regulator L8 output         |  |  |
| 113                                        | VREG_L9         | 000          | 5 -       | PO           | Linear regulator L9 output         |  |  |
| 144                                        | VREG_L10        |              | _         | PO           | Linear regulator L10 output        |  |  |
| 28                                         | VREG_L11        |              | _         | PO           | Linear regulator L11 output        |  |  |
| 26                                         | VREG_L12        |              | _         | PO           | Linear regulator L12 output        |  |  |
| 42                                         | VREG_L13        |              | _         | РО           | Linear regulator L13 output        |  |  |
| 27                                         | VREG_L14        |              | _         | PO           | Linear regulator L14 output        |  |  |
| 10                                         | VREG_L15        |              | _         | РО           | Linear regulator L15 output        |  |  |
| 29                                         | VREG_L16        |              | _         | РО           | Linear regulator L16 output        |  |  |
| 151                                        | VREG_L17        |              | _         | PO           | Linear regulator L17 output        |  |  |
| 6                                          | VREG_L18        |              | _         | PO           | Linear regulator L18 output        |  |  |
| 13                                         | VREG_L19        |              | _         | РО           | Linear regulator L19 output        |  |  |
| 74                                         | VREG_L20        |              | _         | PO           | Linear regulator L20 output        |  |  |
| 89                                         | VREG_L21        |              | _         | PO           | Linear regulator L21 output        |  |  |
| 120                                        | VREG_L22        |              | _         | PO           | Linear regulator L22 output        |  |  |
| 18                                         | VREG_L23        |              | _         | РО           | Linear regulator L23 output        |  |  |

Table 2-3 Pin descriptions – output power management functions (cont.)

| Pad #     | Pad name             | Pad name or     | Pad chara    | cteristics 1 | Functional description              |                        |
|-----------|----------------------|-----------------|--------------|--------------|-------------------------------------|------------------------|
| rau #     | rau #                | and/or function | alt function | Voltage      | Туре                                | Functional description |
| 82        | VREG_L24             |                 | _            | PO           | Linear regulator L24 output         |                        |
| 192       | VREG_FAULT           |                 | _            | PO           | Fault protection LDO output         |                        |
| Bandgap   | voltage reference (V | REF) circuits   | +            | 1            |                                     |                        |
| 152       | REF_BYP              |                 | _            | AO           | Bandgap reference bypass cap        |                        |
| Voltage s | switches             |                 |              |              |                                     |                        |
| 118       | VDD_L2_LVS1_2_3      |                 | -            | PI           | Input to low voltage switches       |                        |
| 140       | VOUT_LVS1            |                 | - \          | PO           | Low voltage switch 1 output (1.8 V) |                        |
| 111       | VOUT_LVS2            |                 | <del>-</del> | PO           | Low voltage switch 2 output (1.8 V) |                        |
| 124       | VOUT_LVS3            |                 | -            | РО           | Low voltage switch 3 output (1.8 V) |                        |
| 133       | VIN_5VS              |                 | _            | PI           | Input to 5 V switches               |                        |
| 125       | VOUT_5VS_HDMI        |                 | -            | PO           | 5 V switch 1 output (HDMI)          |                        |
| 141       | VOUT_5VS_OTG         |                 | - ~          | РО           | 5 V switch 2 output (OTG)           |                        |

<sup>1.</sup> Refer to Table 2-1 for parameter and acronym definitions.

Table 2-4 Pin descriptions – general housekeeping functions

| Pad #    | Pad name<br>and/or function                           | Pad name or alt function | Pad characteristics <sup>3</sup> |      | Functional description     |  |  |  |  |
|----------|-------------------------------------------------------|--------------------------|----------------------------------|------|----------------------------|--|--|--|--|
|          |                                                       |                          | Voltage                          | Туре | Functional description     |  |  |  |  |
| GPIO ass | GPIO assignments for general housekeeping functions 1 |                          |                                  |      |                            |  |  |  |  |
| MPP assi | gnments for general h                                 | ousekeeping fun          | nctions 2                        |      |                            |  |  |  |  |
| Analog n | nultiplexer and HK/X                                  | O ADC circuits           | 100                              |      |                            |  |  |  |  |
| 37       | XO_THERM                                              |                          | _                                | Al   | ADC input – XO thermistor  |  |  |  |  |
| 162      | AMUX_HW_ID                                            |                          | _                                | Al   | AMUX input for hardware ID |  |  |  |  |
| 179      | AMUX_USB_ID                                           |                          | _                                | Al   | AMUX input for USB ID      |  |  |  |  |
| 170      | AMUX_1                                                |                          | _                                | Al   | AMUX input 1               |  |  |  |  |
| 138      | AMUX_2                                                |                          | _                                | Al   | AMUX input 2               |  |  |  |  |
| 154      | AMUX_3                                                |                          | _                                | Al   | AMUX input 3               |  |  |  |  |
| 178      | AMUX_4                                                |                          | _                                | Al   | AMUX input 4               |  |  |  |  |
| 203      | AMUX_5                                                |                          | _                                | Al   | AMUX input 5               |  |  |  |  |
| 186      | AMUX_PU1                                              |                          | _                                | Al   | AMUX pullup resistor 1     |  |  |  |  |
| 195      | AMUX_PU2                                              |                          | _                                | Al   | AMUX pullup resistor 2     |  |  |  |  |

Table 2-4 Pin descriptions – general housekeeping functions (cont.)

| Pad #    | Pad name<br>and/or function | Pad name or alt function | Pad characteristics <sup>3</sup> |       | Functional description               |
|----------|-----------------------------|--------------------------|----------------------------------|-------|--------------------------------------|
| rau #    |                             |                          | Voltage                          | Type  | - Functional description             |
| 19.2 MHz | XO circuits                 |                          | •                                |       |                                      |
| 11       | XTAL_19M_IN                 |                          | _                                | Al    | 19.2 MHz crystal input               |
| 3        | XTAL_19M_OUT                |                          | _                                | AO    | 19.2 MHz crystal output              |
| 69       | XO_OUT_A0                   |                          | V_XLN                            | DO    | Low noise XO output 0                |
| 84       | XO_OUT_A1                   |                          | V_XLN                            | DO    | Low noise XO output 1                |
| 60       | XO_OUT_A2                   |                          | V_XLN                            | DO    | Low noise XO output 2                |
| 75       | XO_OUT_D0                   |                          | V_XLP                            | DO    | Low power XO output 0                |
| 83       | XO_OUT_D1                   |                          | V_XLP                            | DO    | Low power XO output 1                |
| 68       | XO_OUT_DIFF_P               |                          | J (-                             | AO    | Differential XO output – positive    |
| 52       | XO_OUT_DIFF_N               |                          | <u> </u>                         | AO    | Differential XO output – negative    |
| 44       | XO_OUT_D0_EN                |                          | V_PAD                            | DI    | Low power XO output 0 enable         |
| 32.768 k | Hz XTAL, sleep clock        | , and MP3 cloci          | k circuits                       | , Dir | 0                                    |
| 70       | XTAL_32K_IN                 |                          | - 0                              | Al    | 32.768 kHz crystal input             |
| 54       | XTAL_32K_OUT                |                          | -//0                             | AO    | 32.768 kHz crystal output            |
| 30       | SLEEP_CLK                   |                          | V_PAD                            | DO    | Sleep clock to modem IC and others   |
| VREF ou  | tputs                       |                          | V                                | 1.7   | 1                                    |
| 46       | VREF_XO                     |                          | 40                               | AO    | Reference voltage for XO thermistor  |
| 188      | VREF_DDR3_CA                | 1,2                      | O > - 49                         | AO    | Reference voltage for DDR3 memory CA |
| 213      | VREF_DDR3_DQ                | 12 46                    | -/                               | AO    | Reference voltage for DDR3 memory DQ |

<sup>1.</sup> GPIOs are used for other general housekeeping functions not listed here; those details will be included in future revisions of this document. To assign a GPIO a particular function, identify all of your application's requirements and map each GPIO to its function – carefully avoiding assignment conflicts. All GPIOs are listed in Table 2-7.

Table 2-5 Pin descriptions – user interface functions

| Pad#    | Pad name           | Pad name or     | Pad chara | cteristics 1 | Functional description                |
|---------|--------------------|-----------------|-----------|--------------|---------------------------------------|
| rau #   | and/or function    | alt function    | Voltage   | Туре         | i unctional description               |
|         |                    |                 |           |              |                                       |
| White L | .ED (high-voltage) | current drivers |           |              |                                       |
| 126     | VSW_WLED           |                 | _         | PO           | White LED boost SMPS switching output |
| 97      | VREG_WLED          |                 | _         | Al           | White LED boost SMPS sense point      |
| 127     | WLED_SNK1          |                 | _         | Al           | White LED sink 1                      |
| 119     | WLED_SNK2          |                 | _         | Al           | White LED sink 2                      |
| 104     | WLED_SNK3          |                 | _         | Al           | White LED sink 3                      |

<sup>2.</sup> MPPs are used for other general housekeeping functions not listed here; those details will be included in future revisions of this document. To assign an MPP a particular function, identify all of your application's requirements and map each MPP to its function – carefully avoiding assignment conflicts. All MPPs are listed in Table 2-7.

<sup>3.</sup> Refer to Table 2-1 for parameter and acronym definitions.

Table 2-5 Pin descriptions – user interface functions (cont.)

| Pad #    | Pad name<br>and/or function | Pad name or alt function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Pad charac   | cteristics 1 | Functional description                  |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-----------------------------------------|
| rau #    |                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Voltage      | Туре         | Functional description                  |
| 150      | WLED_CABC                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V_PAD        | DI           | WLED content adaptive backlight control |
| Genera   | l-purpose current s         | ources and sinks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (can be used | for backlig  | ghting)                                 |
| 66       | GPLED_SRC1                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _            | AO           | General-purpose LED source 1            |
| 81       | GPLED_SRC2                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _            | AO           | General-purpose LED source 2            |
| 73       | GPLED_SRC3                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _            | AO           | General-purpose LED source 3            |
| 88       | GPLED_SRC4                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _            | AO           | General-purpose LED source 4            |
| 80       | GPLED_SNK1                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -            | Al           | General-purpose LED sink 1              |
| 41       | GPLED_SNK2                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -            | Al           | General-purpose LED sink 2              |
| 65       | GPLED_SNK3                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Al           | General-purpose LED sink 3              |
| 49       | GPLED_SNK4                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Al           | General-purpose LED sink 4              |
| Camera   | a flash or torch            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 00           |                                         |
| 158      | FLASH_DRV_1                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -            | AO           | Flash/torch driver 1 output             |
| 190      | FLASH_DRV_2                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 3          | AO           | Flash/torch driver 2 output             |
| Low-vo   | ltage current driver        | S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10           | 0.           |                                         |
| 160      | RGB_RED                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2º X         | AO           | Red LED driver output                   |
| 167      | RGB_GRN                     | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 11-0         | AO, PI       | Green LED driver output                 |
| 176      | RGB_BLU                     | 20,00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -70          | AO, PI       | Blue LED driver output                  |
| Vibratio | on motor driver             | - Contraction of the contraction | 7)           |              |                                         |
| 72       | VIB_DRV_N                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _            | РО           | Vibration motor driver output control   |

<sup>1.</sup> Refer to Table 2-1 for parameter and acronym definitions.

Table 2-6 Pin descriptions – IC-level interface functions

| Pad #  | Pad name               | Pad name or  | Pad chara | cteristics 1 | Functional description                |  |  |
|--------|------------------------|--------------|-----------|--------------|---------------------------------------|--|--|
| ı au # | and/or function        | alt function | Voltage   | Type         | i unctional description               |  |  |
| Powero | Poweron circuit inputs |              |           |              |                                       |  |  |
| 180    | CBL_PWR_N              |              | dVdd      | DI           | Cable poweron detect input            |  |  |
| 155    | KYPD_PWR_N             |              | dVdd      | DI           | Keypad poweron detect input           |  |  |
| 129    | OPT_4                  |              | VDD       | DI           | Option HW configuration control bit 4 |  |  |
| 114    | OPT_3                  |              | VDD       | DI           | Option HW configuration control bit 3 |  |  |
| 202    | OPT_2                  |              | VDD       | DI           | Option HW configuration control bit 2 |  |  |
| 191    | OPT_1                  |              | VDD       | DI           | Option HW configuration control bit 1 |  |  |

Table 2-6 Pin descriptions – IC-level interface functions (cont.)

| Pad #  | Pad name            | Pad name or        | Pad chara    | cteristics 1 | Functional description          |
|--------|---------------------|--------------------|--------------|--------------|---------------------------------|
| I du # | and/or function     | alt function       | Voltage      | Туре         | i unctional description         |
| 197    | PS_HOLD             |                    | V_PAD        | DI           | Power supply hold control input |
| 163    | RESIN_N             |                    | dVdd         | DI           | PMIC reset input                |
| 196    | PON_1               |                    | dVdd         | DI           | Edge-triggered poweron input    |
| Powero | n circuit outputs a | nd primary PM / me | odem IC inte | erface signa | ls                              |
| 131    | SPMI_CLK            |                    | V_PAD        | DO           | Slave and PBUS interface clock  |
| 147    | SPMI_DATA           |                    | V_PAD        | DI, DO       | Slave and PBUS interface data   |
| 164    | PON_RESET_N         |                    | V_PAD        | DO           | Poweron reset output control    |
| 204    | PON_OUT             |                    | V_PAD        | DO           | Poweron control to PM8841       |

<sup>1.</sup> Refer to Table 2-1 for parameter and acronym definitions.

Table 2-7 Pin descriptions – configurable input/output functions

| Pad#   | Pad<br>name | Configurable function | Pa<br>characte |            | Functional description                                                               |
|--------|-------------|-----------------------|----------------|------------|--------------------------------------------------------------------------------------|
|        | Hame        | lunction              | Voltage        | Туре       |                                                                                      |
| MPP f  | unctions    |                       |                | 0          | View. O                                                                              |
| 123    | MPP_01      | VREF_PADS             | - 1            | DI-Z<br>AO | Configurable MPP; default analog output at 1.25 V<br>Reference for modem IC 3 V I/Os |
| 156    | MPP_02      |                       | 0.02           | DI-Z       | Configurable MPP; default Hi-Z out                                                   |
| 148    | MPP_03      | VREF_DAC              | -00            | DI-Z<br>AO | Configurable MPP; default Hi-Z out Reference for modem IC combo DAC                  |
| 132    | MPP_04      |                       | ( - (          | DI-Z       | Configurable MPP; default Hi-Z out                                                   |
| 121    | MPP_05      |                       | _              | DI-Z       | Configurable MPP; default Hi-Z out                                                   |
| 145    | MPP_06      |                       | _              | DI-Z       | Configurable MPP; default Hi-Z out                                                   |
| 136    | MPP_07      |                       | _              | DI-Z       | Configurable MPP; default Hi-Z out                                                   |
| 153    | MPP_08      |                       | _              | DI-Z       | Configurable MPP; default Hi-Z out                                                   |
| GPIO i | functions   |                       |                |            |                                                                                      |
| 39     | GPIO_01     | KYPD_SNS1             | V_G1<br>V_G1   | DO-Z<br>DI | Configurable GPIO; default digital input with 10 µA pull-down Keypad sense bit 1     |
| 53     | GPIO_02     | KYPD_SNS2             | V_G1<br>V_G1   | DO-Z<br>DI | Configurable GPIO, default digital input with 10 µA pull-down Keypad sense bit 2     |
| 62     | GPIO_03     | KYPD_SNS3             | V_G1<br>V_G1   | DO-Z<br>DI | Configurable GPIO; default digital input with 10 µA pull-down Keypad sense bit 3     |
| 55     | GPIO_04     | KYPD_SNS4             | V_G1<br>V_G1   | DO-Z<br>DI | Configurable GPIO; default digital input with 10 µA pull-down Keypad sense bit 4     |
| 61     | GPIO_05     | KYPD_SNS5             | V_G1<br>V_G1   | DO-Z<br>DI | Configurable GPIO; default digital input with 10 µA pull-down Keypad sense bit 5     |

Table 2-7 Pin descriptions – configurable input/output functions (cont.)

|       | Pad Configurable Pad |                       |          |      |                                                                |  |
|-------|----------------------|-----------------------|----------|------|----------------------------------------------------------------|--|
| Pad # | Pad<br>name          | Configurable function | characte |      | Functional description                                         |  |
|       |                      |                       | Voltage  | Туре |                                                                |  |
| 71    | GPIO_06              | 10.755 01100          | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_SNS6             | V_G1     | DI   | Keypad sense bit 6                                             |  |
| 77    | GPIO_07              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_SNS7             | V_G1     | DI   | Keypad sense bit 7                                             |  |
| 94    | GPIO_08              |                       | V_G1     | DO-Z |                                                                |  |
|       |                      | KYPD_SNS8             | V_G1     | DI   | Keypad sense bit 8                                             |  |
| 76    | GPIO_09              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 μA pull-down  |  |
|       |                      | KYPD_DRV1             | V_G1     | DO   | Keypad driver bit 1                                            |  |
| 86    | GPIO_10              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_DRV2             | V_G1     | DO   | Keypad driver bit 2                                            |  |
| 93    | GPIO_11              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_DRV3             | V_G1     | DO   | Keypad driver bit 3                                            |  |
| 110   | GPIO_12              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_DRV4             | V_G1     | DO   | Keypad driver bit 4                                            |  |
| 157   | GPIO_13              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_DRV5             | V_G1     | DO   | Keypad driver bit 5                                            |  |
| 102   | GPIO_14              |                       | V_G1     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | KYPD_DRV6             | V_G1     | DO   | Keypad driver bit 6                                            |  |
| 109   | GPIO_15              |                       | V_G3     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | DIVCLK1               | V_G3     | DO   | Divided down XO clock output; used for codec                   |  |
|       |                      | SLEEP_CLK1            | V_G3     | DO   | Extra sleep clock 1 output                                     |  |
| 149   | GPIO_16              | 4                     | V_G3     | DO-Z | Configurable GPIO ; default digital input with 10 µA pull-down |  |
|       |                      | DIVCLK2               | V_G3     | DO   | Divided down XO clock output; used for haptics                 |  |
|       |                      | SLEEP_CLK2            | V_G3     | DO   | Extra sleep clock 2 output                                     |  |
| 165   | GPIO_17              |                       | V_G3     | DO-Z | Configurable GPIO; default digital input with 10 μA pull-down  |  |
|       |                      | DIVCLK3               | V_G3     | DO   | Divided down XO clock output; used for QPA                     |  |
|       |                      | SLEEP_CLK3            | V_G3     | DO   | Extra sleep clock 3 output                                     |  |
| 117   | GPIO_18              |                       | V_G3     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
|       |                      | DIVCLK3               | V_G3     | DO   | Divided down XO clock output                                   |  |
|       |                      | ALT_SLEEP_CLK         | V_G3     | DO   | Internal RC or XO/586 output                                   |  |
| 43    | GPIO_19              |                       | V_G2     | DO-Z | Configurable GPIO; default digital input with 10 µA pull-down  |  |
| 36    | GPIO_20              |                       | V_G2     | DO-Z | Configurable GPIO; default digital input with 10 μA pull-down  |  |
| 25    | GPIO_21              |                       | V_G2     | DO-Z | Configurable GPIO; default digital output at VPH_PWR level     |  |
|       |                      | EXT_REG_EN1           | V_G2     | DO   | External regulator enable 1                                    |  |
| 59    | GPIO_22              |                       | V_G2     | DO-Z | Configurable GPIO; default digital input with 10 μA pull-down  |  |
| 34    | GPIO_23              |                       | V_G2     | DO-Z | Configurable GPIO                                              |  |
|       |                      | KYPD_DRV7             | V_G2     | DO   | Keypad driver bit 7                                            |  |
|       |                      | LPG_CH1               | V_G2     | DO   | LPG channel 1 output                                           |  |

Table 2-7 Pin descriptions – configurable input/output functions (cont.)

| Pad # | Pad Configurable characteristics 1 characteristics 1 |               |         | Functional description |                                                               |
|-------|------------------------------------------------------|---------------|---------|------------------------|---------------------------------------------------------------|
|       | name                                                 | iunction      | Voltage | Туре                   |                                                               |
| 105   | GPIO_24                                              |               | V_G2    | DO-Z                   | Configurable GPIO                                             |
|       |                                                      | KYPD_DRV8     | V_G2    | DO                     | Keypad driver bit 8                                           |
|       |                                                      | LPG_CH2       | V_G2    | DO                     | LPG channel 2 output                                          |
| 51    | GPIO_25                                              |               | V_G2    | DO-Z                   | Configurable GPIO                                             |
|       |                                                      | KYPD_DRV9     | V_G2    | DO                     | Keypad driver bit 9                                           |
|       |                                                      | LPG_CH3       | V_G2    | DO                     | LPG channel 3 output                                          |
| 67    | GPIO_26                                              |               | V_G2    | DO-Z                   | Configurable GPIO                                             |
|       |                                                      | KYPD_DRV10    | V_G2    | DO                     | Keypad driver bit 10                                          |
|       |                                                      | LPG_CH4       | V_G2    | DO                     | LPG channel 4 output                                          |
| 184   | GPIO_27                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | FLASH_STROBE  | V_G2    | DI                     | Flash now strobe                                              |
| 194   | GPIO_28                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | FLASH_MASK1   | V_G2    | DI                     | Mask 1 for FLASH LED driver                                   |
| 159   | GPIO_29                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | FLASH_MASK2   | V_G2    | DI                     | Mask 2 for FLASH LED driver                                   |
| 90    | GPIO_30                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 μA pull-down |
|       |                                                      | FLASH_MASK3   | V_G2    | DI                     | Mask 3 for FLASH LED driver                                   |
| 143   | GPIO_31                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | BAT_ALARM_OUT | V_G2    | DO                     | Battery removal detection output                              |
| 166   | GPIO_32                                              | -0"           | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 μA pull-down |
|       |                                                      | XO_OUT_D1_EN  | V_G2    | DI                     | Enable signal for low power D1 buffer                         |
| 106   | GPIO_33                                              | .6            | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | PWM_LED_CTL1  | V_G2    | DO                     | PWM output for LED control 1                                  |
|       |                                                      | LPG_CH5       | V_G2    | DO                     | LPG channel 5 output                                          |
|       |                                                      | XO_OUT_A0_EN  | V_G2    | DI                     | Enable signal for low noise A0 buffer                         |
| 128   | GPIO_34                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | PWM_LED_CTL2  | V_G2    | DO                     | PWM output for LED control 2                                  |
|       |                                                      | LPG_CH6       | V_G2    | DO                     | LPG channel 6 output                                          |
|       |                                                      | XO_OUT_A1_EN  | V_G2    | DI                     | Enable signal for low noise A1 buffer                         |
| 137   | GPIO_35                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | PWM_LED_CTL3  | V_G2    | DO                     | PWM output for LED control 3                                  |
|       |                                                      | LPG_CH7       | V_G2    | DO                     | LPG channel 7 output                                          |
|       |                                                      | XO_OUT_A2_EN  | V_G2    | DI                     | Enable signal for low noise A2 buffer                         |
| 146   | GPIO_36                                              |               | V_G2    | DO-Z                   | Configurable GPIO; default digital input with 10 µA pull-down |
|       |                                                      | PWM_LED_CTL4  | V_G2    | DO                     | PWM output for LED control 4                                  |
|       |                                                      | LPG_CH8       | V_G2    | DO                     | LPG channel 8 output                                          |

<sup>1.</sup> Refer to Table 2-1 for parameter and acronym definitions.

All GPIOs default to digital input with 10  $\mu A$  pull-down at poweron. During power-on, PBS programs GPIO\_21 as digital output high at VPH\_PWR level to enable the external boost-bypass.

All MPPs are high-Z at power-on. During power-on, PBS programs MPP\_01 as analog output which is used as a reference for modem IC 3 V I/Os.

Only odd MPPs (MPP\_01, MPP\_03, MPP\_05, MPP\_07) can be configured as analog outputs. Only even MPPs (MPP\_02, MPP\_04, MPP\_06, MPP\_08) have current sink capability.

Table 2-8 Pin descriptions - input DC power

| Pad # | Pad name         | Functional description                               |
|-------|------------------|------------------------------------------------------|
| 174   | VDD_FLASH        | Power supply for camera flash driver                 |
| 57    | VDD_GPLED        | Power supply for general-purpose LED source/sinks    |
| 85    | VDD_INT_BYP      | Bypass capacitor for internal supply voltage         |
| 40    | VDD_L1_3         | Power supply for L1 and L3 LDO circuits              |
| 118   | VDD_L2_LVS1_2_3  | Power supply for L2 LDO and low V switch circuits    |
| 21    | VDD_L4_11        | Power supply for L4 and L11 LDO circuits             |
| 4     | VDD_L5_7         | Power supply for L5 and L7 LDO circuits              |
| 19    | VDD_L6_12_14_15  | Power supply for L6, L12, L14, and L15 LDO circuits  |
| 22    | VDD_L8_16_18_19  | Power supply for L8, L16, L18, and L19 LDO circuits  |
| 135   | VDD_L9_10_17_22  | Power supply for L9, L10, L17, and L22 LDO circuits  |
| 58    | VDD_L13_20_23_24 | Power supply for L13, L20, L23, and L24 LDO circuits |
| 98    | VDD_L21          | Power supply for L21 LDO circuit                     |
| 161   | VDD_MSM_IO       | Power supply for PMIC/modem IC I/Os                  |
| 183   | VDD_RGB          | Power for red, green, blue LED drivers               |
| 14    | VDD_S1           | Power supply for S1 buck converter                   |
| 2     | VDD_S2           | Power supply for S2 buck converter                   |
| 64    | VDD_S3           | Power supply for S3 buck converter                   |
| 142   | VDD_TORCH        | Power supply for camera torch drivers                |
| 96    | VDD_WLED         | Power supply for white LED boost SMPS circuits       |

Table 2-9 Pin descriptions - grounds

| Pad #                                                                               | Pad name   | Functional description                        |
|-------------------------------------------------------------------------------------|------------|-----------------------------------------------|
| 50, 78, 91, 92, 99, 100, 101, 107, 108, 112, 115, 116, 122, 130, 175, 185, 219, 225 | GND        | Ground for all non-specialized circuits       |
| 199, 215                                                                            | GND_CHG_HP | Ground for charger's buck high power circuits |
| 168                                                                                 | GND_REF    | Ground for bandgap reference circuit          |
| 15                                                                                  | GND_S1     | Ground for S1 buck converter circuits         |
| 17                                                                                  | GND_S2     | Ground for S2 buck converter circuits         |
| 95                                                                                  | GND_S3     | Ground for S3 buck converter circuits         |
| 48                                                                                  | GND_5V     | Ground for 5 V boost converter circuits       |

**Table 2-9 Pin descriptions – grounds** (cont.)

| Pad # | Pad name      | Functional description                   |  |
|-------|---------------|------------------------------------------|--|
| 134   | GND_WLED_SMPS | Ground for white LED boost SMPS circuits |  |
| 45    | GND_XOADC     | Ground for XO ADC circuits               |  |



# 3 Electrical Specifications

# 3.1 Absolute maximum ratings

Operating the PM8941 under conditions beyond its absolute maximum ratings (Table 3-1) may damage the device. Absolute maximum ratings are limiting values to be considered individually when all other parameters are within their specified operating ranges. Functional operation and specification compliance under any absolute maximum condition, or after exposure to any of these conditions, is not guaranteed or implied. Exposure may affect device reliability.

Table 3-1 Absolute maximum ratings

| Parameter                                                                                             | Min                                                                                                                                                                                                                                                                                                                                                                                                             | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                | Units                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Power supply and related sense voltages                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Input power from USB source                                                                           | -2.0                                                                                                                                                                                                                                                                                                                                                                                                            | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Input power from wall charger, sense pin                                                              | -2.0                                                                                                                                                                                                                                                                                                                                                                                                            | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Input power from wall charger                                                                         | -2.0                                                                                                                                                                                                                                                                                                                                                                                                            | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Charger input voltage, sense pin, flash driver supply in flash mode                                   | -2.0                                                                                                                                                                                                                                                                                                                                                                                                            | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 5 V synchronous boost supply, flash driver supply in torch mode, MVS switches input, OTG switch input | -0.5                                                                                                                                                                                                                                                                                                                                                                                                            | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Handset power-supply voltage                                                                          | -0.5                                                                                                                                                                                                                                                                                                                                                                                                            | +6.0                                                                                                                                                                                                                                                                                                                                                                                                                                               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| PMIC power-supply voltages not listed elsewhere                                                       | -0.5                                                                                                                                                                                                                                                                                                                                                                                                            | +6.0                                                                                                                                                                                                                                                                                                                                                                                                                                               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Main-battery voltage                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Steady state                                                                                          | -0.5                                                                                                                                                                                                                                                                                                                                                                                                            | +6.0                                                                                                                                                                                                                                                                                                                                                                                                                                               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Transient (< 10 ms)                                                                                   | -0.5                                                                                                                                                                                                                                                                                                                                                                                                            | +7.0                                                                                                                                                                                                                                                                                                                                                                                                                                               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Voltage on any non-power-supply pin <sup>1</sup>                                                      | -0.5                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>XX</sub> + 0.5                                                                                                                                                                                                                                                                                                                                                                                                                              | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                                                                                                       | Input power from USB source Input power from wall charger, sense pin Input power from wall charger Charger input voltage, sense pin, flash driver supply in flash mode 5 V synchronous boost supply, flash driver supply in torch mode, MVS switches input, OTG switch input Handset power-supply voltage PMIC power-supply voltages not listed elsewhere Main-battery voltage Steady state Transient (< 10 ms) | Input power from USB source -2.0 Input power from wall charger, sense pin -2.0 Input power from wall charger -2.0 Charger input voltage, sense pin, flash driver supply in flash mode 5 V synchronous boost supply, flash driver supply in torch mode, MVS switches input, OTG switch input Handset power-supply voltage -0.5 PMIC power-supply voltages not listed elsewhere -0.5 Main-battery voltage Steady state -0.5 Transient (< 10 ms) -2.0 | Input power from USB source -2.0 30 Input power from wall charger, sense pin -2.0 30 Input power from wall charger -2.0 15 Charger input voltage, sense pin, flash driver supply in flash mode 5 V synchronous boost supply, flash driver supply in torch mode, MVS switches input, OTG switch input Handset power-supply voltage -0.5 +6.0 PMIC power-supply voltages not listed elsewhere -0.5 +6.0 Main-battery voltage Steady state -0.5 +6.0 Transient (< 10 ms) -2.0 15 |  |  |  |

<sup>1.</sup>  $V_{XX}$  is the supply voltage associated with the input or output pin to which the test voltage is applied.

# 3.2 Recommended operating conditions

Operating conditions include parameters that are under the control of the user: power-supply voltage and ambient temperature (Table 3-2). The PM8941 meets all performance specifications listed in Section 3.3 through Section 3.11 when used within the recommended operating conditions, unless otherwise noted in those sections (provided the absolute maximum ratings have never been exceeded).

Table 3-2 Recommended operating conditions

|                                            | Parameter                                                                                              | Min  | Тур     | Max                   | Units |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------|------|---------|-----------------------|-------|
| Power-supply and relate                    | ed sense voltages                                                                                      |      |         |                       |       |
| USB_IN                                     | Input power from USB source 4.35 – 28                                                                  |      | V       |                       |       |
| DC_IN                                      | Input power from wall charger                                                                          | 4.35 | _       | 10                    | V     |
| DC_IN_OVP_SNS                              | Input power sense pin for wall charger                                                                 | 4.35 | _       | 28                    | V     |
| VCHG, VCHG_SNS,<br>VDD_FLASH               | Charger input voltage, sense pin, flash driver supply in flash mode                                    | 4.35 | _       | 10                    | V     |
| VREG_5V, VDD_<br>TORCH, VIN_5VS,<br>OTG_IN | 5 V synchronous boost supply, flash driver supply in torch mode, MVS switches input, OTG switch input. | _    | 5.0     | -                     | V     |
| VPH_PWR                                    | Handset power-supply voltage <sup>1</sup>                                                              | 2.5  | 3.6     | 4.5                   | V     |
| VDD_MSM_IO                                 | Pad voltage for digital I/Os to/from the IC                                                            | 1.75 | _       | 1.85                  | V     |
| VDD_xx                                     | PMIC power-supply voltages not listed elsewhere                                                        | 2.5  | 2.5 3.6 | 4.5                   | V     |
| VBAT, VBAT_SNS                             | Main-battery voltage <sup>1</sup>                                                                      | 2.5  | 3.6     | 4.5                   | V     |
| VCOIN                                      | Coin-cell voltage                                                                                      | 2.0  | 3.0     | 3.3                   | V     |
| Signal pins                                | 397.00                                                                                                 |      |         |                       |       |
| V_IN                                       | Voltage on any non-power-supply pin <sup>2</sup>                                                       | 0    | _       | V <sub>XX</sub> + 0.5 | V     |
| Thermal conditions                         | 1                                                                                                      |      | I .     | 1                     | I     |
| T <sub>A</sub>                             | Ambient temperature                                                                                    | -30  | +25     | +85                   | °C    |
| TJ                                         | Junction temperature                                                                                   | -30  | +25     | +125                  | °C    |

<sup>1.</sup> Specified range accommodates *low-voltage* lithium batteries on the low end, and *high-voltage* lithium batteries on the high end.

<sup>2.</sup>  $V_{XX}$  is the supply voltage associated with the input or output pin to which the test voltage is applied.

## 3.3 DC power consumption

This section specifies DC power-supply currents for the various IC operating modes (Table 3-3). Typical currents are based on IC operation at room temperature (+25°C) using default parameter settings.

Table 3-3 DC power-supply currents

|        | Parameter                                                                   | Comments                   | Min    | Тур         | Max            | Units          |
|--------|-----------------------------------------------------------------------------|----------------------------|--------|-------------|----------------|----------------|
| I_BAT1 | Supply current, active mode <sup>1</sup>                                    |                            | -      | 3.7         | 6.0            | mA             |
| I_BAT2 | Supply current, sleep mode <sup>2</sup> 32 kHz XTAL clock 19.2 MHz XO clock | 27                         |        | 110<br>235  | 220<br>320     | μA<br>μA       |
| I_BAT3 | Supply current, off mode <sup>3</sup>                                       |                            | -      | 7           | 24             | μA             |
| I_SHIP | Ship mode current <sup>4</sup>                                              |                            | _      | 7           | 24             | μA             |
| I_COIN | Coin-cell supply current, off mode 5 XTAL on XTAL off RC calibration        | Average current            | -<br>- | 6<br>5<br>7 | 12<br>11<br>14 | μΑ<br>μΑ<br>μΑ |
| I_CHG  | External supply current <sup>6</sup>                                        | Sleep mode                 | _      | 13.3        | 15.0           | mA             |
| I_USB  | USB charger current in suspend <sup>7</sup>                                 | Good battery, not charging | _      | _           | 1.65           | mA             |

- 1. I\_BAT1 is the total supply current from the main battery with the PMIC on, crystal oscillators on, XO\_OUT\_D0 on at 19.2 MHz, driving no load, XO\_OUT\_A0 on at 19.2 MHz, driving no load, and these voltage regulators on with no load at the following: VREG\_S1 = 1.25V, VREG\_S2 = 2.1 V, VREG\_S3 = 1.8 V, VREG\_L1 = 1.225 V, VREG\_L4 = 1.225 V, VREG\_L5 = 1.74 V, VREG\_L6 = 1.8 V, VREG\_L7 = 1.74 V, VREG\_L8 = 1.8 V, VREG\_L9 = 2.85 V, VREG\_LDO12 = 1.8 V, VREG\_14 = 1.8 V, VREG\_LDO15 = 2.05 V, VREG\_L16 = 2.7 V, MPP1 = 1.25 V (Analog Out), MPP3 = 1.25 V (Analog (Out), VREF\_LPDDR\_CA = 0.5 \* (VREG\_L1), VREG\_LPDDR\_DQ = 0.5 \* (VREG\_L1).
- I\_BAT2 is the total supply current from the main battery with the PMIC on, either the 32 kHz XTAL oscillator or the XO oscillator on, these voltage regulators on with no load and low-power mode enabled: VREG\_S1 = 1.225 V, VREG\_S3 = 1.8 V, VREG\_L1 = 1.225 V (bypass mode), MPP1 = 1.225 V (Digital Out). All other regulators are off, XO buffer off, and all XO EN signals are low. MBG in low-power mode
- 3. I\_BAT3 is the total supply current from the main battery with the PMIC off and the 32 kHz crystal oscillator on. This only applies from -30°C to +60°C.
- 4. I\_SHIP is the total supply current from the main battery with the PMIC off, the 32 kHz crystal oscillator off and PMIC configured to ship mode. In ship mode VPH\_PWR is isolated from VBAT. This specification only applies from -30°C to +60°C.
- 5. I\_COIN is the total supply current from a 3.0 V coin cell with the PMIC off and the following conditions:
  - 32 kHz crystal oscillator on (only applies from -30°C to +60°C).
  - 32 kHz crystal oscillator off (only applies from -30°C to +60°C).
  - 32 kHz crystal oscillator off and RC calibration enabled with nominal settings (only applies from -30°C to +60°C, and does not include the peak currents when RC calibration is performed).
- 6. I\_CHG is the total supply current from the charger with the PMIC in its sleep mode (see note <sup>2</sup>), VCHG at 7 V, and CHG VDD MAX setting at 4.2 V.
- I\_USB is the total supply current from a USB charger when the phone has a good battery (>3.2 V, not being charged). During USB suspend, current from a PC is limited to 2.5 mA. The specified I\_USB value allows 850 μA for external components connected to VBUS during suspend.

# 3.4 Digital logic characteristics

PM8941 digital I/O characteristics such as voltage levels, current levels, and capacitance are specified in Table 3-4.

Table 3-4 Digital I/O characteristics

|                    | Parameter                              | Comments <sup>4</sup>                      | Min                    | Тур | Max                    | Units |
|--------------------|----------------------------------------|--------------------------------------------|------------------------|-----|------------------------|-------|
| V <sub>IH</sub>    | High-level input voltage               |                                            | 0.65 · V <sub>IO</sub> | _   | V <sub>IO</sub> + 0.3  | V     |
| V <sub>IL</sub>    | Low-level input voltage                |                                            | -0.3                   | _   | 0.35 · V <sub>IO</sub> | V     |
| V <sub>SHYS</sub>  | Schmitt hysteresis voltage             |                                            | 15                     | _   | _                      | mV    |
| ΙL                 | Input leakage current <sup>1</sup>     | $V_{IO}$ = max, $V_{IN}$ = 0 V to $V_{IO}$ | -0.20                  | -   | +0.20                  | μΑ    |
| V <sub>OH</sub>    | High-level output voltage              | I <sub>out</sub> = I <sub>OH</sub>         | V <sub>IO</sub> - 0.45 | _   | V <sub>IO</sub>        | V     |
| V <sub>OL</sub>    | Low-level output voltage               | I <sub>out</sub> = I <sub>OL</sub>         | 0                      | _   | 0.45                   | V     |
| I <sub>OH</sub>    | High-level output current <sup>2</sup> | V <sub>out</sub> = V <sub>OH</sub>         | 3                      | _   | _                      | mA    |
| I <sub>OL</sub>    | Low-level output current <sup>2</sup>  | V <sub>out</sub> = V <sub>OL</sub>         | _                      | -   | -3                     | mA    |
| I <sub>OH_XO</sub> | High-level output current <sup>2</sup> | XO digital clock outputs only              | 6                      | -   | _                      | mA    |
| I <sub>OL_XO</sub> | Low-level output current <sup>2</sup>  | XO digital clock outputs only              | _                      | -   | -6                     | mA    |
| C <sub>IN</sub>    | Input capacitance <sup>3</sup>         |                                            | 0 -                    | -   | 5                      | pF    |

MPP and GPIO pins comply with the input leakage specification only when configured as a digital input or set to the tri-state mode.

# 3.5 Input power management

All parameters associated with input power management functions are specified.

# 3.5.1 Over-voltage protection

The two external voltage sources (USB\_IN and DC\_IN) are continuously monitored; the following functional description applies to both. If the sensed voltage is more than about 2 V, the OVP circuits are automatically enabled. Once the circuits are enabled, if the sensed voltage is less than VMAX (10.5 V nominal), the OVP FET driver causes the *switch* to close, thereby connecting the external supply voltage to the OVP\_OUT node. If the voltage exceeds VMAX, the OVP FET driver immediately opens the *switch* to protect the OVP\_OUT node. OVP\_OUT is connected to the switched-mode battery charger supply voltage (VCHG), so the charger is protected as well.

<sup>2.</sup> Output current specifications apply to all digital outputs unless specified otherwise, and are superseded by specifications for specific pins (such as MPP and GPIO pins).

<sup>3.</sup> Input capacitance is guaranteed by design, but is not 100% tested.

<sup>4.</sup> V<sub>IO</sub> is the supply voltage for the MSM<sup>TM</sup>/PM IC interface (most PMIC digital I/Os).

#### 3.5.2 External supply detection

The PMIC continually monitors the external supply voltages such as USB\_IN, DC\_IN, and VCHG, and the handset supply voltage (at VPH\_PWR). Internal detector circuits measure these voltages to recognize when an external supply is connected or removed, and verify that it is within its valid range when connected. Hysteresis prevents undesired switching near the thresholds, and status is reported to the on-chip state machine and to the modem IC via interrupts.

Performance specifications related to detecting external supply voltages and protecting the PMIC are presented in Table 3-5.

Table 3-5 External source interface performance specifications

| Par                         | ameter                                | Comments                        | Min  | Тур  | Max  | Units |  |  |  |  |
|-----------------------------|---------------------------------------|---------------------------------|------|------|------|-------|--|--|--|--|
| Negative voltage protection |                                       |                                 |      |      |      |       |  |  |  |  |
| V_NEG                       | Negative input voltage                | USB_IN, DC_IN_OVP_SNS           | _    | _    | -0.3 | V     |  |  |  |  |
| Undervoltage detection      | n (UVD)                               | 87                              | 1    |      | I.   |       |  |  |  |  |
| V(thr_coarse)               | Coarse detect threshold               | USB_IN, DC_IN_OVP_SNS - rising  | 1.4  | 1.7  | 2.0  | V     |  |  |  |  |
| V(thr_uvd_r) <sup>1</sup>   | UVD threshold                         | USB_IN, DC_IN_OVP_SNS - rising  | 4.25 | _    | 4.55 | V     |  |  |  |  |
| V(thr_uvd_f) <sup>2</sup>   | UVD threshold                         | USB_IN, DC_IN_OVP_SNS - falling | 4.05 | _    | 4.35 | V     |  |  |  |  |
| V(acc_uvd)                  | UVD threshold accuracy                | USB_IN, DC_IN_OVP_SNS           | 100  | _    | 100  | mV    |  |  |  |  |
| V(hyst_uvd)                 | UVD threshold hysteresis              | USB_IN, DC_IN_OVP_SNS           | 150  | 200  | 250  | mV    |  |  |  |  |
| Overvoltage detection       | (OVD)                                 | -12 O.L                         | 1    |      | I.   |       |  |  |  |  |
| V(thr_ovd_r)                | OVD programmable setting <sup>3</sup> | USB_IN, DC_IN_OVP_SNS - rising  | 9.5  | 10.5 | 11   | V     |  |  |  |  |
| V(acc_ovd)                  | OVD threshold accuracy 4              | USB_IN, DC_IN_OVP_SNS           | -2   | _    | +2   | %     |  |  |  |  |
| V(hyst_ovd)                 | OVD threshold hysteresis              | USB_IN, DC_IN_OVP_SNS - falling | 150  | 200  | 250  | mV    |  |  |  |  |
| t(db_ovd_r)                 | OVD debounce                          | USB_IN, DC_IN_OVP_SNS - rising  | _    | 0.4  | 1    | μs    |  |  |  |  |
| t(db_ovd_f)                 | OVD debounce                          | USB_IN, DC_IN_OVP_SNS – falling | _    | 40   | _    | ms    |  |  |  |  |
| t(fet_off)                  | OVP FET turnoff time                  |                                 | _    | 1    | 3    | μs    |  |  |  |  |
| R(ds_on_usb_ovp)            | UBS OVP FET Rds(on)                   | USB_IN = 5 V                    | _    | 190  | 270  | mΩ    |  |  |  |  |
| R(ds_on_dc_ovp)             | DC OVP FET Rds(on)                    | DC_IN = 5 V                     | _    | 130  | 180  | mΩ    |  |  |  |  |
| Recommended OVP o           | utput (SMBC input)                    | 1                               | 1    | I    | 1    | 1     |  |  |  |  |
| VCHG                        | Charger input voltage <sup>5</sup>    |                                 | 4.35 | _    | 6.5  | V     |  |  |  |  |
|                             |                                       |                                 | 1    |      | 1    | 1     |  |  |  |  |

<sup>1.</sup> Meets the 4.4 V VBUS minimum from an unloaded bus-powered hub, as specified in the USB 2.0 specification. Default value is 4.25 V. Programmable in 0.1 V steps.

<sup>2.</sup> Meets the 4.1 V VBUS minimum undershoot, as specified in the USB BC 1.1 specification. Default value is 4.05 V. Programmable in 0.1 V steps. Default value is 10.5 V.

<sup>3.</sup> Programmable in 0.5 V steps.

<sup>4.</sup> After the PMIC poweron sequence is completed.

<sup>5.</sup> This is the recommended operating range. The acceptable operating range is defined by the UVD and OVD thresholds specified earlier in this table.

# 3.5.3 Switched-mode battery charger

## 3.5.3.1 SMBC specifications that are not charging-specific

Table 3-6 SMBC specifications (not charging-specific)

| Parameter                                                                                                      | Comments                                                                            | Min                     | Тур                     | Max               | Units            |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------|------------------|
| Battery/VDD voltage programmable range                                                                         | 10 mA steps, 3.6 V default                                                          | 3.24                    | 4.2                     | 4.5               | V                |
| Battery/VDD voltage accuracy                                                                                   | Including line and load regulation                                                  | -0.5                    | -                       | 0.5               | %                |
|                                                                                                                | Including line/load regulation and temp variation                                   | -1                      | _                       | 1                 | %                |
| Battery charge-current programmable range                                                                      | 50 mA steps, 300 mA default                                                         | 200                     | 1000                    | 3000              | mA               |
| Battery charge-current accuracy                                                                                |                                                                                     |                         | +5% +<br>50 mA          |                   |                  |
| Input voltage-limit programmable range                                                                         | 50 mV steps, low range                                                              | 4.2                     | 4.3                     | 5.5               | V                |
|                                                                                                                | 200 mv steps, high range                                                            | 5.6                     | _                       | 9.6               | V                |
| Input voltage-limit accuracy                                                                                   | V V V                                                                               | -2                      | _                       | 2                 | %                |
| USB_IN / DC_IN input current Programmable range <sup>1</sup> (USB_IN default = 100 mA, DC_IN default = 500 mA) | 100 mA steps                                                                        | 100                     | -                       | 2500              | mA               |
| DC_IN, USB_IN input current limit accuracy  Current limit < 1500 mA <sup>1</sup> Current limit > 1500          | lin = setting                                                                       | 0.9 * lin<br>0.93 * lin | 0.95 * In<br>0.98 * Iin | lin<br>1.03 * lin | mA<br>mA         |
| Rated output (VDD) current                                                                                     | Continuous                                                                          | _                       | 3                       | _                 | Α                |
| Switching frequency (F <sub>SW</sub> )                                                                         | 3.2 MHz default                                                                     | 1.6                     | _                       | 3.2               | MHz              |
| SMPS efficiency <sup>2</sup>                                                                                   |                                                                                     |                         |                         |                   |                  |
| USB_IN = 5 V, VPH_PWR = 3.6 V                                                                                  | 100 mA output current 500 mA output current 1 A output current 2.5 A output current | -<br>-<br>-             | 80<br>90<br>88<br>90    | -<br>-<br>-       | %<br>%<br>%<br>% |
| DC IN = 5 V, VPH PWR = 3.6 V                                                                                   | 100 mA output current                                                               | _                       | 78                      | _                 | %                |
| (includes external DC OVP FET loss)                                                                            | 500 mA output current 1 A output current 2.5 A output current                       | -<br>-<br>-             | 90<br>89<br>80          | -<br>-<br>-       | %<br>%<br>%      |
| USB_IN in parallel with DC_IN at 5 V                                                                           | 100 mA output current                                                               | _                       | 82                      | _                 | %                |
| VPH_PWR = 4.2 V                                                                                                | 500 mA output current                                                               | _                       | 91                      | _                 | %                |
|                                                                                                                | 1 A output current 2.5 A output current                                             | _<br>_                  | 90<br>82                |                   | %<br>%           |
| PFET Rds(on)                                                                                                   |                                                                                     | _                       | 95                      | 135               | mΩ               |
| NFET Rds(on)                                                                                                   |                                                                                     | _                       | 110                     | 155               | mΩ               |
| VBAT_DET low comparator threshold programmable range                                                           | 20 mV steps, 4.1 V default                                                          | 3.3                     | 4.1                     | 4.7               | V                |

Table 3-6 SMBC specifications (not charging-specific) (cont.)

| Parameter                                    | Comments                                                  | Min | Тур                  | Max | Units |
|----------------------------------------------|-----------------------------------------------------------|-----|----------------------|-----|-------|
| VBAT_DET low comparator threshold accuracy   |                                                           | -30 | _                    | 30  | mV    |
| VBAT_DET low comparator debounce             | For battery recharge                                      | _   | 1                    | _   | s     |
|                                              | For battery overvoltage                                   | _   | 1                    | _   | μs    |
| VBAT_DET high comparator                     |                                                           | -   | VBAT_DET<br>low + 5% | -   | V     |
| Battery charge termination                   | 17.28 mA steps, 207 mA default, end of charge done by BMS | 35  | -                    | 276 | mA    |
| Reverse boost mode voltage                   | 50 mV steps                                               | 4.2 | 5                    | 5.5 | V     |
| Reverse boost mode current                   | Rbat = 150 m $\Omega$ , Vout = 4 V                        | _   | _                    | 2   | Α     |
|                                              | Vbat > 3.55 V (adaptive mode)                             |     |                      |     |       |
|                                              | Rbat = 150 m $\Omega$ , Vout = 4 V                        | _   | _                    | 1   | Α     |
|                                              | Vbat > 3.55 V (fixed mode)                                |     |                      |     |       |
| Efficiency in reverse boost mode             | .5                                                        |     |                      |     |       |
| VBAT = 3.6 V, Vout = 4 V                     | 500 mA output current                                     | _   | 92                   | _   | %     |
| (adaptive mode)                              | 1 A output current                                        | _   | 89                   | _   | %     |
|                                              | 2 A output current                                        | _   | 90                   | _   | %     |
| VBAT = 3.6 V, Vout = 5 V                     | 500 mA output current                                     | _   | 92                   | _   | %     |
| (fixed output)                               | 1 A output current                                        | _   | 89                   | _   | %     |
|                                              | 2 A output current                                        | _   | 90                   | -   | %     |
| Overvoltage protection in reverse boost mode | 200 mV step, 5.6 V default                                | 5.6 | _                    | 7   | V     |

<sup>1.</sup> The 100 mA current input limit on the USB path is applicable during FLCB. Once this current limit is changed to a higher value during USB enumeration, it may not be changed back to 100 mA.

<sup>2.</sup> Figure 3-1 shows the SMBB efficiency plot at VBAT = 3.6 V and USB\_IN = 5 V.



Figure 3-1 SMBB efficiency plot on the PM8941 device

### 3.5.3.2 Charging-specific SMBC specifications

Battery charging is controlled by a PMIC state-machine. The first step in the automated charging process determines if trickle charging is needed. Charging of a *severely* depleted battery must begin with trickle charging (Table 3-7) to limit the current, to avoid pulling VDD down, and to protect the battery from more charging current than it can handle. Once a minimum battery voltage is established using trickle charging, constant-current charging is enabled to charge the battery quickly – this mode is sometimes called fast charging. Once the battery approaches its target voltage, the charge is completed using constant-voltage charging.

| Table 3-7 Trick | de charging per | formance specifications |
|-----------------|-----------------|-------------------------|
|-----------------|-----------------|-------------------------|

| Parameter                                                                              | Comments                   | Min            | Тур | Max           | Units |
|----------------------------------------------------------------------------------------|----------------------------|----------------|-----|---------------|-------|
| Trickle charge-current programmable range                                              | 10 mA steps, 50 mA default | 50             | -   | 200           | mA    |
| Trickle charge-current accuracy                                                        |                            | -10% -<br>5 mA | -   | 10% +<br>5 mA |       |
| Trickle voltage-threshold programmable range                                           | 50 mV steps, 2.8 V default | 2.05           | _   | 2.80          | V     |
| Trickle voltage-threshold accuracy                                                     |                            | -50            | 1   | 50            | mV    |
| Trickle voltage - threshold hysteresis                                                 | VBAT falling               | 175            | 200 | 225           | mV    |
| Trickle voltage - threshold debounce                                                   |                            | _              | 1   | _             | sec   |
| System weak threshold programmable range (programmable in 100 mV steps; 3.2 V default) | Detect depleted battery    | 2.1            | 3.2 | 3.6           | V     |
| System weak threshold accuracy                                                         |                            | -50            | _   | 50            | mV    |
| System weak threshold falling hysteresis                                               | VBAT falling               | 15             | 20  | 25            | mV    |

Table 3-7 Trickle charging performance specifications

| Parameter                        | Comments        | Min  | Тур | Max  | Units |
|----------------------------------|-----------------|------|-----|------|-------|
| System weak threshold debounce   |                 | _    | 1   | _    | sec   |
| Trickle fault voltage            | Fixed threshold | 3.65 | 3.7 | 3.75 | V     |
| Trickle fault voltage hysteresis | VBAT falling    | 15   | 20  | 25   | V     |
| Trickle fault voltage debounce   |                 | -    | 3   | -    | μs    |

Table 3-8 Battery FET and charge pump specifications

| Parameter                                                                                                                    | Parameter Comments                         |              | Тур  | Max          | Units |
|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------|------|--------------|-------|
| Battery FET                                                                                                                  |                                            | .ll          |      |              |       |
| Battery FET Rds,on (pin-to-pin)                                                                                              | VBAT = 2.5 V to 4.5 V, TJ = -30°C to 125°C | -            | 15   | 25           | mΩ    |
| Intrinsic battery FET Rds,on <sup>1</sup>                                                                                    | VBAT = 2.5V to 4.5V, TJ = -30°C to 125°C   | 9.35         | 10   | 10.65        | mΩ    |
| Intrinsic battery FET Rds,on                                                                                                 | IBAT = -2A to 2A                           | -2           | 1    | +2           | %     |
| variation <sup>2</sup>                                                                                                       | IBAT = -3 A to 3A                          | -3           | _    | +3           | %     |
| (VBAT = 2.5 V to 4.5 V,<br>TJ = -30°C to 125°C)                                                                              | VV. July                                   |              |      |              |       |
| PFET pull-up Rds,on <sup>3</sup>                                                                                             | BF_PDRV = 1, default                       | _            | 8.5  | _            | Ω     |
|                                                                                                                              | BF_PDRV = 0                                | _            | 30   | _            | Ω     |
| Battery FET current                                                                                                          | Continuous                                 | _            | 1    | 4            | Α     |
|                                                                                                                              | Peak (10% duty cycle)                      | _            | _    | 6            | Α     |
| Battery FET leakage current <sup>4</sup> BAT FET off, VPH_PWR = 4.2 V, VBAT :  Or  BAT FET off, VPH_PWR = 0 V,  VBAT = 4.2 V |                                            | -            | 0.1  | 80           | μА    |
| Battery FET charge pump                                                                                                      | 4, 2,                                      |              |      |              |       |
| Charge pump output voltage (VBFCP_DRV) <sup>5</sup>                                                                          | BATFET on, Rds(on) regulation loop on      | VBAT+<br>2.0 | -    | VBAT+<br>6.0 | V     |
|                                                                                                                              | Battery FET OFF                            | _            | VBAT | _            | V     |
| Charge pump quiescent                                                                                                        | NPM                                        | -            | 110  | 135          | μA    |
| Current <sup>6</sup>                                                                                                         | LPM                                        | -            | 50   | 65           | μA    |
|                                                                                                                              | Ultra LPM                                  | _            | 0.1  | _            | μΑ    |

- 1. This initial Rds(on) error can be calibrated out by BMS.
- 2. This is the Rds(on) variation over temperature, supply voltage, and current with the Rds(on) regulation loop on.
- 3. The battery FET does not have a body diode from VBAT to VPH\_PWR. Instead, in parallel with the battery FET is an integrated PFET that acts a pull-up between VBAT and VPH\_PWR when the PMIC is off and in ultra LPM mode. PFET Rds(on) measured with 10 mA load on VPH\_PWR.
- 4. Worst case measured at TJ = 60°C.
- 5. If Rds(on) regulation loop is off, VBFCP\_DRV = 4.5 V 6.0 V programmable, 0.5 V steps.
- 6. BAT FET power modes:

NPM: NFET on, 600 kHz CP clock, CNST\_RDS loop on, BAT FET Rds(on) = 10 m $\Omega$  LPM: NFET on, 600 kHz CP clock, CNST\_RDS loop off, BAT FET Rds(on) = 6~20 m $\Omega$  Ultra LPM: NFET off, PFET on, BAT FET Rds(on) = 8.5  $\Omega$ 

#### **Constant-current charging**

The PMIC parameters associated with constant-current charging are specified in the following subsections:

- External supply voltages Section 3.5.2
- Battery voltage detector Section 3.5.4

Additional performance specifications for constant-current charging are not required.

#### **Constant-voltage charging**

The PMIC parameters associated with constant-voltage charging are specified in the following subsections:

- External supply voltages Section 3.5.2
- Battery voltage detector Section 3.5.4

Additional performance specifications for constant-voltage charging are not required.

#### 3.5.3.3 Charging flow diagram



Figure 3-2 SMBC main-battery charging operation

# 3.5.3.4 SMBC exception handling

#### Table 3-9 SMBC exception handling

| Exception event         | Description                                                                       | Condition         | Battery<br>charging | VPH_PWR<br>source | Buck   | Trickle<br>charger | BAT FET   | T <sub>TRKL</sub><br>and T <sub>CHG</sub> | Тсне_wp |
|-------------------------|-----------------------------------------------------------------------------------|-------------------|---------------------|-------------------|--------|--------------------|-----------|-------------------------------------------|---------|
| No exception (baseline) | Everything OK, actively charging                                                  |                   | Run                 | Charger           | B or T |                    | On/closed | Run                                       | Run     |
| Charging complete       |                                                                                   | _                 | Stop                | Charger           | On     | Off                | Off/open  | Stop                                      | Stop    |
| Adapter interface       |                                                                                   |                   |                     | N.                | 3      |                    |           |                                           |         |
| Charger not OK          | No valid charging source – VCHG is unattached or out-of-range.                    |                   | Stop                | Battery           | Off    | Off                | On/closed | Stop                                      | Stop    |
| USB suspended           | USB port suspended by host; no more than 2.5 mA can be drawn (from PC).           |                   | Stop                | Battery           | Off    | Off                | On/closed | Stop                                      | Stop    |
| Battery interface       |                                                                                   |                   | 7                   | 1                 | V      |                    |           |                                           |         |
| Battery unattached      | Battery presence detection circuit indicates that the battery is missing.         | 3.00              | Stop                | Charger           | On     | Off                | Off/open  | Rest                                      | Stop    |
|                         | Detter, temperature menitoring circuit                                            | 00                | Stop                | Charger           | On     | Off                | Off/open  | Stop                                      | Run     |
| Battery temp not OK     | Battery temperature monitoring circuit indicates that the battery is hot or cold. | In HW-Ctrl<br>ATC | Stop                | N/A               | Off    | Off                | On/closed | Run                                       | Stop    |

Table 3-9 SMBC exception handling (cont.)

| Exception event             | Description                                                                            | Condition                 | Battery<br>charging | VPH_PWR<br>source | Buck | Trickle<br>charger | BATFET    | T <sub>TRKL</sub><br>and T <sub>CHG</sub> | Тснс_wp |
|-----------------------------|----------------------------------------------------------------------------------------|---------------------------|---------------------|-------------------|------|--------------------|-----------|-------------------------------------------|---------|
| Switch-mode charging        | g control                                                                              |                           |                     |                   |      |                    |           |                                           |         |
|                             |                                                                                        | In HW-Ctrl<br>ATC         | Stop                | None              | Off  | Off                | On/closed | Run                                       | Stop    |
| Charger temp too high       | The SMBC buck or trickle charger temperature exceeds the limit.                        | In SW-Ctrl<br>trickle chg | Stop                | Charger           | On   | Off                | Off/open  | Stop                                      | Run     |
|                             |                                                                                        | In SW-Ctrl fast chg       | Stop                | Battery           | Off  | Off                | On/closed | Stop                                      | Run     |
| Charging disabled           | SW disables charger via SPMI.                                                          |                           | Stop                | Charger           | Off  | Off                | Off/open  | Stop & rest                               | Stop    |
| Charging paused             | SW pauses battery charging via SPMI.                                                   |                           | Stop                | Charger           | On   | Off                | Off/open  | Stop                                      | Run     |
| T <sub>TRKL</sub> expired   | Trickle-charging timer expires.                                                        |                           | Stop                | Charger           | On   |                    | Off/open  | Stop                                      | Stop    |
| T <sub>CHG</sub> expired    | Maximum-charging timer expires.                                                        | N 68                      | Stop                | Charger           | On   |                    | Off/open  | Stop                                      | Stop    |
| T <sub>CHG_WD</sub> expired | Charging SW not responding, causing charger WD timer to expire.                        | 0,3                       | Stop                | Charger           | On   |                    | Off/open  | Stop                                      | Stop    |
| VTRKL_FAULT                 | VBAT rises above V <sub>TRKL_FAULT</sub> during trickle charging.                      | 7,00                      | Stop                | Charger           | On   |                    | Off/open  | Stop                                      | Stop    |
| PMIC infrastructure         | 1                                                                                      |                           |                     | I. J.             |      |                    |           |                                           |         |
| VPH_PWR_EN goes low         | PON module requests the charger <b>not</b> to bring up VDD.                            |                           | Stop                | Off               | Off  |                    | Off/open  | Stop & rest                               | Stop    |
| PON not OK                  | PON module gets stuck in the powerup sequence, or the modem IC fails to raise PS_HOLD. |                           | Stop                | Charger           | On   |                    | Off/open  | Stop                                      | Stop    |
| CRIT_SHTDWN                 | MBG not OK, or PMIC over-temperature stage 2 occurred.                                 | In HW-Ctrl<br>ATC         | Stop                | Off               |      |                    | Off/open  | Stop & rest                               | Stop    |
|                             | over-temperature stage 2 occurred.                                                     | Not in ATC                | Stop                |                   |      |                    |           |                                           | Stop    |

## 3.5.4 Battery voltage monitoring system

#### 3.5.4.1 Under-voltage lockout

The handset supply voltage (VDD) is monitored continuously by a circuit that automatically turns off the device at severely low VDD conditions. This programmable UVLO threshold is even lower than the low-battery alarm threshold defined in Section 3.5.4.1.

UVLO events do not generate interrupts. They are reported to the modem IC via the PON\_RESET\_N signal. UVLO-related voltage and timing specifications are listed in Table 3-10.

Table 3-10 UVLO performance specifications

| Parameter                              | Comments                        | Min   | Тур   | Max   | Units |
|----------------------------------------|---------------------------------|-------|-------|-------|-------|
| Rising threshold voltage <sup>1</sup>  | Programmable value, 50 mV steps | 1.675 | 2.725 | 3.225 | V     |
| Hysteresis <sup>1</sup>                | 175 mV setting                  | 125   | 175   | 225   | mV    |
|                                        | 300 mV setting                  | 250   | 300   | 350   | mV    |
| Falling threshold voltage <sup>2</sup> | 175 mV hysteresis setting       | 1.500 | 2.550 | 3050  | V     |
|                                        | 300 mV hysteresis setting       | 1.375 | 2.425 | 2.925 | V     |
| UVLO detection interval                | 00,00                           | -     | 1     | -     | µsec  |

<sup>1.</sup> Default UVLO rising threshold is 2.725 V and hysteresis is 175 mV. For handset application, the UVLO rising threshold and hysteresis are reconfigured in SBL to 2.775 V and 300 mV respectively

#### 3.5.4.2 SMPL

The PMIC SMPL feature initiates a poweron sequence if the monitored VDD drops out of range, and then returns in-range within a programmable interval. When enabled by software, SMPL achieves immediate and automatic recovery from momentary power loss (such as a brief battery disconnect when the phone is jarred).

SMPL performance specifications are given in Table 3-11.

Table 3-11 SMPL performance specifications

| Parameter                          | Comments           |     | Тур | Max | Units |
|------------------------------------|--------------------|-----|-----|-----|-------|
| Minimum SMPL interval <sup>1</sup> | Programmable range | 0.5 | _   | 2.0 | S     |

<sup>1.</sup> SMPL interval assumes that SMPL timer is triggered by pon\_rb as defined in SLEEP\_CLK1\_SMPL\_CTL1 register of 80-NA555-2. Valid SMPL time settings are: 0.5, 1.0, 1.5, and 2.0 seconds. A capacitor with effective capacitance of at least 10 μF is required to support SMPL interval of 2 sec.

#### 3.5.4.3 Voltage collapse protection (VCP)

To prevent a sudden load from inadvertently collapsing VDD when a low-current charger is used, the PMIC monitors the voltage across the battery MOSFET and automatically turns it on if VDD drops about 60 mV below VBAT.

The UVLO rising threshold is programmable. UVLO falling threshold = UVLO rising threshold - UVLO hysteresis.
 For a default UVLO rising threshold setting of 2.725 V and hysteresis setting of 175 mV, the UVLO falling threshold is 2.550 V.

Performance specifications related to voltage collapse protection are given in Table 3-12.

Table 3-12 Voltage collapse protection (VCP) performance specification

| Parameter                                                         | Comments                                       | Min | Тур | Max | Units |
|-------------------------------------------------------------------|------------------------------------------------|-----|-----|-----|-------|
| VCP detection comparator offset (VBAT - VPH_PWR)                  | PMIC enters VCP, protection interrupt triggers | 20  | 60  | 100 | mV    |
| VCP activation time <sup>1</sup>                                  | VBAT > VWEAK (3.2 V)                           | -   | _   | 5   | μs    |
| VPH_PWR voltage dip below VBAT upon VCP <sup>2</sup>              |                                                | _   | _   | 200 | mV    |
| Charger to battery switch-over time <sup>3</sup>                  | VBAT > VWEAK (3.2 V), 2 A system load          | _   | _   | 10  | μs    |
| VPH_PWR voltage dip below VBAT upon charger to battery switchover | VBAT > VWEAK (3.2 V),<br>2 A system load       | _   | _   | 200 | mV    |

<sup>1.</sup> VCP Activation Time is defined as the time from VCP\_DET comparator output rising to  $V_{BFCP\_DRV}$  rises to VBAT + 0.75 V.

# 3.5.5 Battery monitoring system (BMS)

Table 3-13 Battery fuel gauge specifications

| Parameter                                 | Comments                                                      | Min | Тур | Max | Units |
|-------------------------------------------|---------------------------------------------------------------|-----|-----|-----|-------|
| Resolution on battery current measurement | Battery peak current = 2 A;<br>sense resistor = 25 m $\Omega$ | _   | 16  | _   | bits  |
| Resolution on battery voltage measurement | *3                                                            | -   | 15  | _   | bits  |
| Battery current range                     |                                                               | -4  | _   | 4   | Α     |
| Input referred offset                     |                                                               | _   | -   | 50  | μV    |
| OCV measurement <sup>1</sup>              |                                                               |     |     |     |       |
| Accuracy                                  |                                                               | -15 | _   | 15  | mV    |
| Repeatability                             | With charger attached                                         | -8  | -   | 8   | mV    |

<sup>2.</sup> USB\_IN = 5 V, IUSB\_MAX = 500 mA, VPH\_PWR = 3.6 V, VBAT = 3.4 V, BATFET open; system current rises from 100 mA to 2.0 A in 20  $\mu$ s; C<sub>BAT</sub> = 10  $\mu$ F, C<sub>VPH\_PWR</sub> = 200  $\mu$ F (100  $\mu$ F at PMIC, 100  $\mu$ F at GSM PA).

<sup>3.</sup> Charger to battery switch-over time is defined as the time from charger removal (as detected by PMIC) to  $VBFCP\_DRV$  rising to VBAT + 0.75 V.

Table 3-13 Battery fuel gauge specifications

| Parameter                  | Comments                                                                             | Min | Тур | Max | Units |
|----------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|-------|
| IADC accuracy <sup>1</sup> |                                                                                      |     | l.  | u.  | 1     |
| Using internal battery FET |                                                                                      |     |     |     |       |
| 0.1 A discharge            | Average and instantaneous current, no charger attached                               | -5  | _   | 5   | %     |
| 1 A discharge              | Average and instantaneous current, no charger attached                               | -3  | _   | 3   | %     |
| 0.1 A shares               | Average current                                                                      | -5  | _   | 5   | %     |
| 0.1 A charge               | Instantaneous current (charger switching causes short-term errors up to 30 mA)       | -30 | _   | 30  | %     |
| 1A charge                  | Average current                                                                      | -3  | _   | 3   | %     |
|                            | Instantaneous current (charger switching causes short-term errors up to 30 mA)       | -6  | _   | 6   | %     |
|                            | Instantaneous and average current near charger CC-CV transition                      | -20 | _   | 20  | %     |
| End of Charge (EoC)        | When BATFET is open, current should be 0 mA, but IADC readings up to 30 mA can occur | -30 | _   | 30  | mA    |
| Using external Rsense      |                                                                                      |     |     |     |       |
| 0.1 A discharge            | Instantaneous and average current, no charger attached                               | -4  | _   | 4   | %     |
| 1 A discharge              | Instantaneous and average current, no charger attached                               | -2  | _   | 2   | %     |
| 0.1 A charge               | Average current                                                                      | -4  | _   | 4   | %     |
| -                          | Instantaneous current (charger switching causes short-term errors up to 30 mA)       | -30 | _   | 30  | %     |
| 1 A charge                 |                                                                                      |     |     |     |       |
|                            | Average current                                                                      | -2  | _   | 2   | %     |
|                            | Instantaneous current (charger<br>switching causes short-term<br>errors up to 30 mA) | -5  | _   | 5   | %     |
| End of Charge (EoC)        | When BATFET is open, current should be 0 mA, but IADC readings up to 30 mA can occur | -30 | _   | 30  | mA    |
|                            |                                                                                      |     |     |     |       |

<sup>1.</sup> Valid over a temperature range of -20°C to 70°C and a voltage range of 3.2 V to 4.35 V.

#### 3.5.5.1 State of Charge (SoC) specifications

#### Table 3-14 State of Charge specifications

| Parameter                            | Comments                                                                                                                             | Typ <sup>1</sup> | Max <sup>2</sup> | Units |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-------|
| SOC accuracy at power on             |                                                                                                                                      |                  |                  | 1     |
| Battery capacity > 80% or < 20%)     | SOC accuracy immediately after powering on with settled battery with capacity > 80% or < 20%                                         | ±0.5             | ±3               | %     |
| Battery capacity between 20% and 80% | SOC accuracy immediately after powering on with settled battery with capacity between 20% and 80%                                    | ±3               | ±15              | %     |
| SOC accuracy after power on          |                                                                                                                                      |                  |                  | +     |
| Battery capacity > 80% or < 20%)     | SOC accuracy at any time during a charge or discharge cycle after powering on with settled battery with capacity > 80% or < 20%      | ±4               | ±9               | %     |
| Battery capacity between 20% and 80% | SOC accuracy at any time during a charge or discharge cycle after powering on with settled battery with capacity between 20% and 80% | ±7               | ±20              | %     |

<sup>1.</sup> Valid at 25°C.

# 3.5.6 Battery temperature monitoring (BTM) and battery presence detection (BPD) specifications

If BAT\_ID is not used, that pin can be grounded. If BAT\_THERM is not used, it too can be grounded, and the software's battery temperature feature *must be* disabled.

Battery interface specifications are given in Table 3-15.

Table 3-15 Battery interface specifications

| Parameter                                       | Comments                                       | Min  | Тур | Max | Units |  |  |  |
|-------------------------------------------------|------------------------------------------------|------|-----|-----|-------|--|--|--|
| Battery-temperature monitoring                  |                                                |      |     |     |       |  |  |  |
| Cold-comparator threshold programmable settings | Fraction of VREF_BAT, selectable as 70% or 80% | 70   | _   | 80  | %     |  |  |  |
| Cold-comparator offset                          |                                                | -20  | _   | 20  | mV    |  |  |  |
| Cold-comparator voltage hysteresis              | VREF_BAT falling (battery warming)             |      |     |     |       |  |  |  |
| 70% setting                                     |                                                | -100 | _   | -50 | mV    |  |  |  |
| 80% setting                                     |                                                | -90  | _   | -54 | mV    |  |  |  |
| Cold-comparator debounce                        | VREF_BAT rising or falling                     | 1    | _   | 2   | S     |  |  |  |
| Hot-comparator threshold programmable settings  | Fraction of VREF_BAT                           | 25   | _   | 35  | %     |  |  |  |
| Hot-comparator offset                           |                                                | -20  | _   | 20  | mV    |  |  |  |

<sup>2.</sup> Valid over a temperature range of -20°C to 70°C.

Table 3-15 Battery interface specifications (cont.)

| Parameter                            | Comments                           | Min | Тур | Max | Units |
|--------------------------------------|------------------------------------|-----|-----|-----|-------|
| Hot-comparator voltage hysteresis    | VREF_BAT failing (battery cooling) |     |     |     |       |
| 35% setting                          |                                    | 25  | _   | 50  | mV    |
| 25% setting                          |                                    | 15  | _   | 35  | mV    |
| Hot-comparator debounce              | VREF_BAT rising or falling         | 1   | _   | 2   | s     |
| Battery presence detection (BPD)     |                                    |     |     |     |       |
| BPD-comparator threshold             | Fraction of VREF_BAT               | _   | 95  | _   | %     |
| BPD-comparator offset                |                                    | -50 | -   | 50  | mV    |
| BPD-comparator debounce              |                                    |     |     |     |       |
| VREF_BAT rising (battery removal)    |                                    | 1   | _   | 3   | μs    |
| VREF_BAT falling (battery insertion) |                                    | -   | 1   | _   | s     |



Figure 3-3 Battery temperature monitoring

Table 3-16 BTM calculations

| Battery charging window | BTM comparator thresholds | Min                                                    |
|-------------------------|---------------------------|--------------------------------------------------------|
| 0°C to 40/45°C          | 70%/35%                   | Rs1 = 39(Rcold - Rhot)/70<br>Rs2 = (3Rcold -13Rhot)/10 |
| -10°C to 60°C           | 80%/25%                   | Rs1 = 3(Rcold - Rhot)/11<br>Rs2 = (Rcold -12Rhot)/11   |

## 3.5.7 Coin-cell charging

Coin-cell charging is enabled through software control and powered from VBAT. The on-chip charger is implemented using a programmable voltage source and a programmable series resistor. The modem IC reads the coin-cell voltage through the PMIC's analog multiplexer to monitor charging. Coin-cell charging performance is specified in Table 3-17.

Table 3-17 Coin-cell charging performance specifications

| Parameter                             | Comments                                           | Min              | Тур  | Max  | Units |
|---------------------------------------|----------------------------------------------------|------------------|------|------|-------|
| Target regulator voltage 1            | V <sub>IN</sub> > 3.3 V, I <sub>CHG</sub> = 100 μA | 2.50             | 3.10 | 3.20 | V     |
| Target series resistance <sup>2</sup> |                                                    | 800              | -8   | 2100 | Ω     |
| Coin-cell charger voltage error       | I <sub>CHG</sub> = 0 μA                            | -5               | 32   | +5   | %     |
| Coin-cell charger resistor error      |                                                    | -20              | -0   | +20  | %     |
| Dropout voltage <sup>3</sup>          | I <sub>CHG</sub> = 2 mA                            | Q <sub>2</sub> . | Co.  | 200  | mV    |
| Ground current, charger enabled       | PMIC = off; VCOIN = open                           |                  |      |      |       |
| VBAT = 3.6 V, T = 27°C                | 6                                                  |                  | 4.5  | _    | μA    |
| VBAT = 2.5 to 5.5 V                   |                                                    | -                | \ \- | 8    | μA    |

<sup>1.</sup> Valid regulator voltage settings are 2.5, 3.0, 3.1, and 3.2 V.

# 3.6 Output power management

Output power management circuits include:

- Bandgap voltage reference circuit
- 5 V boost SMPS circuit
- Buck SMPS circuits
- LDO linear regulators
- Voltage switches

<sup>2.</sup> Valid series resistor settings are 800, 1200, 1700, and 2100  $\Omega$ .

<sup>3.</sup> Set the input voltage (VBAT) to 3.5 V. Note the charger output voltage; call this value  $V_0$ . Decrease the input voltage until the regulated output voltage ( $V_1$ ) drops 100 mV ( $V_1 = V_0 - 0.1$  V). The voltage drop across the regulator under this condition is the dropout voltage ( $V_{dropout} = VBAT - V_1$ ).

The PM8941 is supplemented by the PM8841 to provide all the regulated voltages needed for most wireless handset applications. Independent regulated power sources are required for various electronic functions to avoid signal corruption between diverse circuits, to support power-management sequencing, and to meet different voltage-level requirements.

A total of 28 programmable voltage regulators are provided by the PM8941, with all outputs derived from a common bandgap reference circuit. Each regulator can be set to a low-power mode for power savings.

A high-level summary of all regulators and their intended uses is presented on the next two pages.

Table 3-18 Regulators and their intended uses

| Function                | Circuit type  | Default<br>voltage<br>(V) <sup>7</sup> | Specified range (V) | Programmable range (V) | Rated current (mA) | Default on <sup>7</sup> | Expected use                                                               |
|-------------------------|---------------|----------------------------------------|---------------------|------------------------|--------------------|-------------------------|----------------------------------------------------------------------------|
| S1                      | HF-SMPS       | 1.300                                  | 1.200 – 1.500       | 0.375 - 3.050          | 2000               | Y                       | Source for L1 & L3, L4 & L11; external connections                         |
| S2                      | HF-SMPS       | 2.150                                  | 1.800 – 2.300       | 0.375 – 3.050          | 1000               | Y                       | WCD plus source for L5 & L7, L6 & L12 & L14 & L15; external connections    |
| S3 <sup>1</sup>         | HF-SMPS       | 1.800                                  | 1.750 – 1.850       | 0.375 - 3.050          | 2000               | Y                       | Modem IC pad group 3, option 4 & 7; L2 and LVS; chipset and other I/Os     |
| S4 or '5V' <sup>2</sup> | Boost SMPS    | 5.000                                  | 4.500 – 5.200       | 4.000 – 5.500          | 1300               | 10-1                    | WCD speaker driver & source for 5VS1, 5VS2; option for keypad, RGB drivers |
| L1                      | NMOS LDO      | 1.225                                  | 1.200 – 1.250       | 0.750 - 1.525          | 1200               | Y                       | Modem IC pad group 1, option 4, & 7; DDR memory; eMMC                      |
| L2                      | NMOS LDO      | 1.200                                  | 1.100 – 1.450       | 0.750 - 1.525          | 300                | _                       | MIPI_DSI - analog                                                          |
| L3                      | NMOS LDO      | 1.200                                  | 1.100 – 1.450       | 0.750 - 1.525          | 300                | _                       | MIPI_CSI                                                                   |
| L4                      | NMOS LDO      | 1.200                                  | 1.150 – 1.400       | 0.750 - 1.525          | 1200               | _                       | RFIC low-V; modem IC analog low-V                                          |
| L5 <sup>3</sup>         | Low noise LDO | 1.740                                  | 1.700 – 2.200       | -                      | On-chip only       | -                       | PMIC low noise XO buffers                                                  |
| L6 <sup>4</sup>         | PMOS LDO      | 1.800                                  | 1.700 – 1.900       | 1.500 - 4.900          | 150                | Y                       | USB; WCN XO; PMIC low power XO output buffers                              |
| L7 3                    | Low noise LDO | 1.740                                  | 1.700 – 2.200       | -                      | On-chip only       | Y                       | PMIC XO circuits                                                           |
| L8 <b>4</b> , 5         | PMOS LDO      | 1.800                                  | 1.700 – 1.900       | 1.500 – 4.900          | 50                 | Y                       | PMIC HKADC                                                                 |
| L9                      | PMOS LDO      | 1.800                                  | 1.700 – 3.050       | 1.500 – 4.900          | 150                | _                       | Modem IC pad group 5, dual-voltage UIM1 (1.8 / 2.95 V)                     |
| L10                     | PMOS LDO      | 1.800                                  | 1.700 – 3.050       | 1.500 – 4.900          | 150                | _                       | Modem IC pad group 6, dual-voltage UIM2 (1.8 / 2.95 V)                     |
| L11                     | NMOS LDO      | 1.225                                  | 1.200 – 1.400       | 0.750 - 1.525          | 1200               | -                       | WCN; modem IC ADC/DAC                                                      |
| L12                     | PMOS LDO      | 1.800                                  | 1.700 – 1.900       | 1.500 – 4.900          | 300                | Y                       | Modem IC PLLs, MIPI_DSI, MIPI_CSI, HDMI, EDP; MIPI_DSI I/Os                |
| L13                     | PMOS LDO      | 2.950                                  | 2.750 – 3.000       | 1.500 – 4.900          | 150                | Y                       | Modem IC pad group 2                                                       |

Table 3-18 Regulators and their intended uses (cont.)

| Function         | Circuit type | Default<br>voltage<br>(V) <sup>7</sup> | Specified range (V) | Programmable range (V) | Rated current (mA) | Default<br>on <sup>7</sup> | Expected use                             |
|------------------|--------------|----------------------------------------|---------------------|------------------------|--------------------|----------------------------|------------------------------------------|
| L14              | PMOS LDO     | 1.900                                  | 1.700 – 2.100       | 1.500 – 4.900          | 150                | _                          | Modem IC analog - high V                 |
| L15              | PMOS LDO     | 2.050                                  | 2.000 – 2.100       | 1.500 – 4.900          | 600                | _                          | RFICs - low voltage                      |
| L16              | PMOS LDO     | 2.750                                  | 2.600 - 3.000       | 1.500 – 4.900          | 150                | <b>\</b> -                 | Qualcomm front-end, RF switches, GPS LNA |
| L17              | PMOS LDO     | 2.800                                  | 2.700 - 3.000       | 1.500 – 4.900          | 300                | -                          | 3D cameras - analog                      |
| L18              | PMOS LDO     | 2.850                                  | 2.400 - 3.300       | 1.500 – 4.900          | 300                | -                          | Sensors; touchscreen                     |
| L19              | PMOS LDO     | 2.900                                  | 2.600 - 3.300       | 1.500 – 4.900          | 600                | -50                        | WCN                                      |
| L20 <sup>6</sup> | PMOS LDO     | 2.950                                  | 2.750 - 3.000       | 1.500 – 4.900          | 600                | Υ                          | eMMC memory                              |
| L21 <sup>6</sup> | PMOS LDO     | 2.950                                  | 2.750 - 3.000       | 1.500 – 4.900          | 600                | Y                          | SD/MMC card                              |
| L22              | PMOS LDO     | 3.000                                  | 2.600 - 3.300       | 1.500 – 4.900          | 300                | Ò÷                         | MIPI_DSI1                                |
| L23              | PMOS LDO     | 3.000                                  | 2.600 - 3.300       | 1.500 – 4.900          | 300                | - ^                        | MIPI_DSI2 or MIPI_CSI                    |
| L24              | PMOS LDO     | 3.075                                  | 3.000 - 3.300       | 1.500 – 4.900          | 50                 | Y                          | HS-USB high-voltage                      |
| LVS1             | Low V switch | 1.800                                  | -                   | -00                    | 300                | V-                         | Sensors; touchscreen                     |
| LVS2             | Low V switch | 1.800                                  | -                   | (A)                    | 300                | -                          | Available                                |
| LVS3             | Low V switch | 1.800                                  | -                   | 7-09                   | 300                | -                          | 3D cameras                               |
| 5VS1             | 5 V switch   | 5.000                                  | -                   | 4                      | 500                | -                          | USB-OTG                                  |
| 5VS2             | 5 V switch   | 5.000                                  | -                   | _                      | 55                 | -                          | HDMI                                     |

- 1. S3 powers internal circuitry, and must be kept at its default setting.
- 2. Rated current for S4, the 5V boost circuit, depends on the input voltage: 1.3 A for VDD = 3 V to 4.5 V and 600 mA for VDD = 2.5 V to 3 V.
- 3. VREG\_L5 (VREG\_RF\_CLK) and VREG\_L7 (VREG\_XO) power RF buffers and XO circuits respectively and must be kept at their default settings.
- 4. L6 and L8 power internal circuits that are limited to 1.8 V operation; they should not exceed the maximum stated in their programmable ranges. L6 is used as the internal dVdd source after power-up; its programmed voltage should not be changed, and it should not be turned off.
- 5. L8 is controlled by BMS during power-on
- 6. L20 and L21 have been characterized for 800 mA peak current capability. These regulators meet all the specifications at 800 mA except a) Overshoot due to load transients (100 mV overshoot observed) b) Load regulation at high temperature, low voltage (at VBAT = 3 V and 90°C, load regulation is about 0.68 % for normal power mode).
- 7. All regulators have output voltage default settings. Default voltage and power-on state depends on PBS configurations.

#### 3.6.1 Reference circuit

All PMIC regulator circuits, and some other internal circuits, are driven by a common, on-chip voltage reference circuit. An on-chip series resistor supplements an off-chip  $0.1~\mu F$  bypass capacitor at the REF\_BYP pin to create a lowpass function that filters the reference voltage distributed throughout the device.

**NOTE** Do not load the REF\_BYP pin. Use an MPP configured as an analog output if the reference voltage is needed off-chip.

Applicable voltage reference performance specifications are given in Table 3-19.

Table 3-19 Voltage reference performance specifications

| Parameter                 | Comments                             | Min   | Тур   | Max   | Units |
|---------------------------|--------------------------------------|-------|-------|-------|-------|
| Nominal internal VREF     | At REF_BYP pin                       | _     | 1.250 | _     | V     |
| Output voltage deviations | - C                                  |       |       |       |       |
| Normal operation          | Over temperature only, -20 to +120°C | -0.32 | _     | +0.32 | %     |
| Normal operation          | All operating conditions             | -0.50 | _     | +0.50 | %     |
| Sleep mode                | All operating conditions             | -1.00 | _     | +1.00 | %     |

#### 3.6.2 Boost SMPS

The boost switched-mode power supply (SMPS) is rated for 1300 mA output current, and is intended for generating +5 V to power circuits such as USB-OTG and HDMI (through the 5 V switches), speaker drivers, LED indicators, and lighting. Although rated for 1300 mA, higher currents are allowed; however, higher input voltages may be required, and some performance characteristics may become degraded, as indicated below.

The boost converter offers a low power mode to reduce its quiescent current during the phone's sleep mode. This mode uses pulse burst modulation (PBM). This mode should only be used when the phone is in its sleep mode. Pertinent performance specifications are listed in Table 3-20.

Table 3-20 Boost regulator performance specifications

| Parameter                   | Comments <sup>4, 5</sup> | Min  | Тур | Max  | Units |
|-----------------------------|--------------------------|------|-----|------|-------|
| Rated current (I_rated)     |                          |      |     |      |       |
| VDD = 4.2 V to 4.5 V        |                          | _    | _   | 1300 | mA    |
| VDD = 3.6 V to 4.2 V        |                          | _    | _   | 1200 | mA    |
| VDD = 3.0 V to 3.6 V        |                          | _    | _   | 900  | mA    |
| VDD = 2.5 V to 3.0 V        |                          | _    | -   | 600  | mA    |
| Output voltage ranges       |                          |      |     |      |       |
| Programmable range          | 100 mV steps             | 4.0  | 5.0 | 5.5  | V     |
| Specified performance range |                          | 4.5  | 5.0 | 5.2  | V     |
| Voltage error               | 0 to 1300 mA load        | -3   | 0   | +3   | %     |
| Temperature coefficient     |                          | -100 | 0   | +100 | ppm/C |

Table 3-20 Boost regulator performance specifications (cont.)

| Parameter                            | Comments 4, 5                                   | Min | Тур | Max | Units |
|--------------------------------------|-------------------------------------------------|-----|-----|-----|-------|
| Transient response 1                 |                                                 |     |     |     |       |
| Settling time                        | To within 90% of final value                    | _   | _   | 200 | μs    |
| Overshoot                            | Regulator turn on / off, voltage step, load off | -5  | _   | +5  | %     |
| Voltage dip due to load<br>transient | 6 mA to 600 mA                                  | _   | _   | 500 | mV    |
| Voltage spike due to load transient  | 600 mA to 6 mA                                  | _   | _   | 500 | mV    |
| Output ripple <sup>2</sup>           | 1300 mA load, 10 µF X5R capacitor               | _   | _   | 80  | mVpp  |
| Efficiency <sup>3</sup>              | VDD = +3.6 V                                    |     |     |     |       |
| I <sub>load</sub> = 1300 mA          |                                                 | _   | 88  | _   | %     |
| I <sub>load</sub> = 600 mA           |                                                 | _   | 93  | _   | %     |
| Ground current                       |                                                 |     |     |     |       |
| No load                              | VDD = +3.6 V, Vout = 5.1 V, fsw = 1.6 MHz       | 2   | _   | _   | mA    |
| Load regulation                      | I_load = 0.01·I_rated to I_rated                | -   | _   | 3   | %     |
| Line regulation                      | VDD = 3V to 4.5V at I_load=1200mA               | _   | _   | 2   | %/V   |

<sup>1.</sup> The stated transient response performance is achieved regardless of the transitory mode – turning the regulator on and off, changing load conditions, changing input voltage, or reprogramming the output voltage setting.

<sup>2.</sup> Ripple voltage is measured within a 20 MHz bandwidth, and does not include glitches (such as those caused by coupling across the external Schottky diode's parasitic capacitance).

<sup>3.</sup> Figure 3-4 shows the boost efficiency plot under various load conditions.

<sup>4.</sup> All specifications apply over the device's recommended operating conditions, load current range, and capacitor ESR range, unless noted otherwise.

<sup>5.</sup> Performance characteristics that may degrade if the rated output current is exceeded:

Voltage error

Output ripple

Efficiency



Figure 3-4 Boost SMPS efficiency

# 3.6.3 Buck SMPS

The PM8941 includes three high-frequency switched-mode power supply (HF-SMPS) circuits. They support PWM and PFM modes, and the automatic transition between PWM and PFM modes, depending on the load current. Pertinent performance specifications are given in Table 3-21.

Table 3-21 HF-SMPS performance specifications

| Parameter                                           | Comments <sup>4, 5</sup>                                               | Min              | Тур     | Max              | Units |
|-----------------------------------------------------|------------------------------------------------------------------------|------------------|---------|------------------|-------|
| Input voltage range <sup>1</sup>                    |                                                                        | 2.500            | 3.600   | 5.500            | V     |
| Output voltage ranges                               |                                                                        |                  |         |                  |       |
| Programmable range                                  | 25 mV steps                                                            | 1.550            | _       | 3.1250           | V     |
|                                                     | 12.5 mV steps                                                          | 0.375            | _       | 1.5625           | V     |
| Rated load current (I_rated)                        | Continuous current delivery                                            |                  |         |                  |       |
| PWM mode                                            |                                                                        |                  |         |                  |       |
| S1, S3                                              |                                                                        | 2000             | _       | _                | mA    |
| S2                                                  |                                                                        | 1000             | _       | _                | mA    |
| PFM mode <sup>2</sup>                               |                                                                        |                  |         |                  |       |
| S1, S2, S3                                          | Advanced PFM mode                                                      | _                | _       | 200              | mA    |
| S2                                                  | Advanced PFM mode                                                      |                  | -       | 200              | mA    |
| Short circuit/peak current limit (through inductor) | VREG pin shorted; Current limit (I_limit) is set via SPMI programming. | 0.7 *<br>I_limit | I_limit | 1.3 *<br>I_limit | mA    |

Table 3-21 HF-SMPS performance specifications (cont.)

| Parameter                                                                                                  | Comments <sup>4, 5</sup>                                | Min  | Тур | Max  | Units |
|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------|-----|------|-------|
| Voltage error                                                                                              |                                                         |      |     |      |       |
| PWM mode                                                                                                   | V_out > 1.0 V, I_rated / 2                              | -1   | _   | +1   | %     |
|                                                                                                            | V_out < 1.0 V, I_rated / 2                              | -10  | _   | +10  | mV    |
| PFM mode                                                                                                   | V_out > 1.0 V, I_rated / 2                              | -1   | _   | +1   | %     |
|                                                                                                            | V_out < 1.0 V, I_rated / 2                              | -10  | _   | +10  | mV    |
| Overall error (includes voltage error, load and line regulation and errors due to temperature and process) |                                                         |      |     |      |       |
| PWM mode                                                                                                   | V_out > 1.0 V, I_rated /2                               | -2   | _   | 2    | %     |
|                                                                                                            | V_out < 1.0 V, I_rated /2                               | -20  | _   | 20   | mV    |
| PFM mode                                                                                                   | V_out > 1.0 V, I_rated /2                               | -2   | _   | 4    | %     |
|                                                                                                            | V_out < 1.0 V, I_rated /2                               | -20  | _   | 40   | mV    |
| Temperature coefficient                                                                                    | / 0                                                     | -100 | -   | +100 | ppm/C |
| Efficiency <sup>3</sup>                                                                                    | VBAT 3.6 V                                              |      |     |      |       |
| PWM mode                                                                                                   | V_out = 1.8 V, I_load = 300 mA                          | _    | 90  | _    | %     |
|                                                                                                            | V_out = 1.8 V, I_load = 10 to 600 mA                    | _    | 85  | _    | %     |
|                                                                                                            | V_out = 1.8 V, I_load = 800 mA                          | _    | 80  | _    | %     |
| PFM mode                                                                                                   | V_out = 1.2 V, I_load = 5 mA                            | _    | 80  | _    | %     |
| Enable settling time                                                                                       | From enable to within 1% of final value                 |      |     |      |       |
| Slow start                                                                                                 | J. 12. J.                                               | _    | _   | 500  | μs    |
| Fast start                                                                                                 | 29. 25. 20.                                             | -    | _   | 100  | μs    |
| Enable overshoot                                                                                           | 3.                                                      |      |     |      |       |
| Slow start                                                                                                 | V_out > 1.0 V, no load                                  | _    | _   | 3    | %     |
| 7>                                                                                                         | V_out < 1.0 V, no load                                  | _    | _   | 30   | mV    |
| Fast start                                                                                                 | V_out > 1.0 V, no load                                  | _    | _   | 6    | %     |
| <                                                                                                          | V_out < 1.0 V, no load                                  | -    | _   | 60   | mV    |
| Voltage step settling time per LSB                                                                         | To within 1% of final value                             | -    | _   | 10   | μs    |
| Response to load transitions                                                                               | PWM mode                                                |      |     |      |       |
| Dip due to low-to-high load                                                                                | 400 mA load change in 0.2*I_rated to I_rated range      | -    | _   | 40   | mV    |
| Spike due to high-to-low load                                                                              | 400 mA load change in 0.2*I_rated to I_rated range      | -    | _   | 70   | mV    |
| Load transient + ripple measured relative to PWM mode                                                      | For 1 A load step, 47 µF load cap                       | -40  | -   | 70   | mV    |
| Output ripple voltage                                                                                      | Tested at the switching frequency                       |      |     |      |       |
| PWM pulse-skipping mode                                                                                    | 40 mA load; 20 MHz measurement bw                       | _    | 20  | 40   | mVpp  |
| PWM non-pulse-skipping mode                                                                                | I_rated; 20 MHz measurement bw                          | _    | 10  | 20   | mVpp  |
| PFM mode                                                                                                   | 50 mA load; 20 MHz measurement bw                       | _    | 30  | 50   | mVpp  |
| Load regulation                                                                                            | V_in ≥ V_out + 1 V;<br>I_load = 0.01·I_rated to I_rated | _    | _   | 0.25 | %     |
| Line regulation                                                                                            | V in = 3.2 V to 4.2 V; I load = 100 mA                  |      | _   | 0.25 | %/V   |

Table 3-21 HF-SMPS performance specifications (cont.)

| Parameter                            | Comments <sup>4, 5</sup> | Min | Тур  | Max | Units  |
|--------------------------------------|--------------------------|-----|------|-----|--------|
| Power-supply ripple rejection (PSRR) |                          |     |      |     |        |
| 50 Hz to 1 kHz                       |                          | 40  | _    | _   | dB     |
| 1 kHz to 100 kHz                     |                          | 20  | _    | _   | dB     |
| 100 kHz to 1 MHz                     |                          | 30  | _    | _   | dB     |
| Output noise                         |                          |     |      |     |        |
| F < 5 kHz                            |                          | _   | -101 | _   | dBm/Hz |
| F = 5 kHz to 10 kHz                  |                          | _   | -106 | _   | dBm/Hz |
| F = 10 kHz to 500 kHz                |                          | _   | -106 | _   | dBm/Hz |
| F = 500 kHz to 1 MHz                 |                          | _   | -116 | _   | dBm/Hz |
| F > 1 MHz                            |                          | _   | -116 | _   | dBm/Hz |
| Peak output impedance vs frequency   | 1 kHz – 1 MHz            | -   | 150  | _   | mΩ     |
| Ground current                       |                          | •   |      |     |        |
| PWM mode, no load                    | 8,                       | _   | 550  | 750 | μA     |
| PFM mode, no load                    | 30                       | _   | 20   | 30  | μΑ     |

- 1. At 2.5 V input voltage, S2 SMPS can provide about 800 mA current. Bhelper LDO is required to supplement the additional current if the system demands it.
- 2. HF bucks have two low-power modes legacy PFM and advanced PFM. In legacy PFM mode, the rated current is 100 mA maximum.
- 3. Figure 3-5, Figure 3-6, and Figure 3-7 show efficiency of S1, S2, S3 SMPS in auto mode.
- 4. All specifications apply over the device's recommended operating conditions, load current range, and capacitor ESR range, unless noted otherwise.
- 5. Performance characteristics that may degrade if the rated output current is exceeded:
  - Voltage error
- Efficiency
- Output ripple voltage



Figure 3-5 S1 efficiency plot (measured) on a PM8941



Figure 3-6 S2 efficiency plot (measured) on a PM8941



Figure 3-7 S3 efficiency plot (measured) on a PM8941

# 3.6.4 Linear regulators

Seven low dropout linear regulator designs are implemented within the PMIC:

- NMOS rated for 1200 mA (N1200)
- PMOS rated for 600 mA (P600)
- NMOS rated for 300 mA (N300)
- PMOS rated for 300 mA (P300)
- PMOS rated for 150 mA (P150)
- PMOS rated for 50 mA (P50)

- PMOS for on-chip clock circuits (VREG\_L5 for low-noise XO buffers and VREG\_L7 for the XO block)
  - □ Since these two LDOs are not used off-chip, most of their performance specifications are not published.
  - $\,\Box\,$  Each has a no-load ground current of 80  $\mu A$  max.

All other LDO performance specifications are presented in Table 3-22.

Table 3-22 LDO performance specifications

| Parameter                                                                                                                              | Comments <sup>8</sup>                                                | Min   | Тур | Max    | Units |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------|-----|--------|-------|
| Output voltage ranges                                                                                                                  |                                                                      |       |     |        |       |
| Programmable range                                                                                                                     |                                                                      |       |     |        |       |
| All NMOS                                                                                                                               | 12.5 mV steps                                                        | 0.750 | _   | 1.5375 | V     |
| All PMOS                                                                                                                               | 25 mV steps from 0.75 to 1.525 V;<br>50 mV steps from 1.50 to 4.90 V | 1.500 | -   | 4.900  | V     |
| Rated load current (I_rated), normal 1                                                                                                 | Continuous current delivery                                          |       |     |        |       |
| N1200                                                                                                                                  |                                                                      | _     | _   | 1200   | mA    |
| P600 <sup>2</sup>                                                                                                                      | 3. 60.                                                               | _     | _   | 600    | mA    |
| N300                                                                                                                                   | , 0 , 3.                                                             | _     | _   | 300    | mA    |
| P300                                                                                                                                   |                                                                      | _     | _   | 300    | mA    |
| P150                                                                                                                                   | 0,0 1,0,0                                                            | _     | _   | 150    | mA    |
| P50                                                                                                                                    | 09. 3. 00.                                                           | _     | _   | 50     | mA    |
| Rated load current, low-power mode <sup>1</sup> All LDOs except N1200 and P50                                                          | Continuous current delivery                                          |       |     |        |       |
| types                                                                                                                                  | (A)                                                                  | _     | _   | 10     | mA    |
| N1200                                                                                                                                  | (a)                                                                  | _     | _   | 100    | mA    |
| P50                                                                                                                                    |                                                                      | _     | -   | 5      | mA    |
| Pass FET power dissipation                                                                                                             |                                                                      | _     | -   | 600    | mW    |
| Overall error at default voltage (includes dc voltage error, load and line regulations and errors due to temperature and process)      |                                                                      |       |     |        |       |
| Normal mode                                                                                                                            | NMOS and PMOS                                                        | -2    | _   | +2     | %     |
| Low-power mode (NMOS)                                                                                                                  | NMOS                                                                 | -4    | _   | +4     | %     |
| Low-power mode (PMOS)                                                                                                                  | PMOS                                                                 | -5    | -   | 5      | %     |
| Overall error at non-default voltages (includes dc voltage error, load and line regulations and errors due to temperature and process) |                                                                      |       |     |        |       |
| Normal mode                                                                                                                            |                                                                      | -3    | _   | +3     | %     |
| Temperature coefficient                                                                                                                |                                                                      | -100  | _   | +100   | ppm/C |
| Transient settling time <sup>3</sup>                                                                                                   | To within 1% of final value                                          | 20    | 100 | 200    | μs    |

**Table 3-22 LDO performance specifications (cont.)** 

| Parameter                                     | Comments <sup>8</sup>                  | Min  | Тур  | Max  | Units |
|-----------------------------------------------|----------------------------------------|------|------|------|-------|
| Transient overshoot / undershoot <sup>3</sup> |                                        |      |      |      |       |
| Normal mode                                   |                                        |      |      |      |       |
| N1200                                         | 0.25·I_rated to 0.75·I_rated load step | -4   | _    | +4   | %     |
| All PMOS LDOs                                 | 0.01·I_rated to I_rated load step      | -50  | _    | +70  | mV    |
| N300                                          | 0.01·I_rated to I_rated load step      | -3   | _    | +3   | %     |
| Low-power mode (all LDOs)                     | Same load steps as listed above        | -3   | _    | +3   | %     |
| Dropout voltage 4, 5                          | Both operating modes                   |      |      |      |       |
| N1200                                         |                                        | _    | _    | 60   | mV    |
| All other LDOs                                |                                        | _    | _    | 300  | mV    |
| Load regulation                               | V_in > V_out + 0.5 V;                  |      |      |      |       |
| Normal mode                                   | 0.01·I_rated to I_rated                | _    | _    | 0.3  | %     |
| Low-power mode                                | 40)                                    | _    | _    | 1.5  | %     |
| Line regulation <sup>6</sup>                  |                                        |      |      |      |       |
| Normal mode                                   | .33                                    | _    | _    | 0.1  | %/V   |
| Low-power mode                                | 10. 10                                 | _    | _    | 0.5  | %/V   |
| Power-supply ripple rejection <sup>7</sup>    | PSRR                                   |      |      |      |       |
| Normal mode                                   | 10-75                                  |      |      |      |       |
| 50 Hz to 1 kHz                                |                                        | 60   | 70   | _    | dB    |
| 1 kHz to 10 kHz                               | 00 101                                 | 50   | 60   | _    | dB    |
| 10 kHz to 100 kHz                             | 9.1                                    | 40   | 50   | _    | dB    |
| 100 kHz to 1 MHz                              | All LDOs except N1200                  | 35   | 45   | _    | dB    |
|                                               | N1200                                  | 25   | 30   | _    | dB    |
| Low-power mode                                |                                        |      |      |      |       |
| 50 Hz to 1 kHz                                |                                        | 40   | 50   | _    | dB    |
| 1 kHz to 100 kHz                              | All LDOs except N1200                  | 30   | 40   | _    | dB    |
|                                               | N1200                                  | 25   | 40   | _    | dB    |
| Short-circuit current limiting                | Normal mode                            |      |      |      |       |
| N1200                                         |                                        | 1300 | 1800 | 2600 | mA    |
| All PMOS LDOs                                 | Limit = I_rated x factor listed        | 1.5  | 2.5  | 3.5  | _     |
| N300                                          | Limit = I_rated x factor listed        | 2.0  | 3.0  | 4.0  | _     |

Table 3-22 LDO performance specifications (cont.)

| Parameter                         | Comments <sup>8</sup> | Min | Тур  | Max  | Units |
|-----------------------------------|-----------------------|-----|------|------|-------|
| Soft current limit during startup | Current above I_rated | -   | _    | 100  | mA    |
| Ground current                    |                       |     |      |      |       |
| Normal mode, no load              |                       |     |      |      |       |
| N1200                             |                       | -   | 200  | 220  | μA    |
| P600                              |                       | -   | 90   | 300  | μA    |
| P300                              |                       | -   | 65   | 150  | μA    |
| N300                              |                       | -   | 100  | 150  | μA    |
| P150                              |                       | -   | 55   | 100  | μA    |
| P50                               |                       | -   | 45   | 100  | μA    |
| Low-power mode, no load           |                       |     |      |      |       |
| N1200                             |                       | -   | 26   | 30   | μA    |
| All PMOS LDOs                     |                       | _   | 5    | 6    | μA    |
| N300                              |                       | _   | 12   | 15   | μA    |
| With load, either mode            |                       |     |      |      |       |
| All PMOS and NMOS LDOs            | 6.1                   | _   | _    | 0.5  | %     |
| Bypass mode                       | V D                   |     |      |      |       |
| All NMOS LDOs                     | 0,                    | _   | 8    | 10   | μA    |
| All PMOS LDOs                     | . 0 . 7 .             | _   | _    | 1    | μA    |
| Bypass mode on-resistance         |                       |     |      |      |       |
| N1200                             | 06 101 01             | _   | 12   | 20   | mΩ    |
| N300                              | 0.1                   | _   | _    | 1    | Ω     |
| P50                               | 0, 0, 0,              | _   | 4.4  | 8    | Ω     |
| P150                              | 3. 6. 6.              | _   | 1.5  | 2.7  | Ω     |
| P300                              |                       | _   | 0.55 | 0.83 | Ω     |
| P600                              | 000                   | _   | 0.28 | 0.42 | Ω     |

- 1. Rated current is the current at which all specifications are met. Higher currents are allowed during normal operation, but more headroom will be needed to maintain performance. The low-power mode's current rating should not be exceeded; if so, switch to the normal mode.
- 2. L20 and L21 have been characterized for 800 mA peak current capability. These regulators meet all the specifications at 800 mA except a) Overshoot due to load transients (100 mV overshoot observed) b) Load regulation at high temperature, low voltage (at VBAT = 3 V and 90°C, load regulation is about 0.68% for normal power mode).
- 3. The stated transient response performance is achieved regardless of the transitory mode turning the regulator on and off, changing load conditions, changing input voltage, or reprogramming the output voltage setting.
- 4. LDO voltage dropout measurement:
  - -Program the LDO for its desired operating voltage (V\_set\_d).
  - -Measure the output voltage; call this value V set m.
  - -Adjust the load such that the LDO delivers its rated output current (I rated).
  - -Adjust the input voltage until V in = V set m + 0.5 V.
  - -Decrease V\_in until V\_out drops 100 mV (until V\_out =  $V_set_m 0.1 V$ ); call the resulting input value V\_in\_do and call this output value V\_out\_do.
  - -The voltage drop across the regulator under this condition is the dropout voltage (V do = V in do V out do).
- 5. The dropout voltage is specified at full rated current of the LDO. The voltage headroom required to maintain the LDO in regulation depends on the load current of the LDO. The current that an LDO can provide needs to be derated based on the headroom. For example, the 600 mA PMOS LDO has a dropout voltage of 300 mV. When headroom is 150 mV, the PMOS LDO can provide 600\* (150/300) = 300 mA current without going out of regulation.

- 6. Line regulation is the output variation due to a changing input voltage, calculated as the output voltage change in percent divided by the input voltage change. The input voltage changes are:
  - -From 1.10 to 1.80 V for N1200 LDOs
  - -From 3.35 to 4.35 V for PMOS LDOs other than the USB LDO (L3)
  - -From 3.80 to 4.80 V for USB LDO when powered off VDD
  - -From 4.50 to 5.50 V for USB LDO when powered off +5 V or VBUS
  - -From 1.80 to 2.80 V for N300 LDOs
- 7. The input voltage requirements for PSRR measurements depends on the LDO usage:
  - -For the USB LDO when powered off +5 V or VBUS, the input voltage is adjusted to V out + 1.0 V.
  - -The input voltage for all other LDOs and for the USB LDO when powered off VDD is adjusted to V out + 0.5 V.
- 8. All specifications apply over the device's recommended operating conditions, load current range, and capacitor ESR range, unless noted otherwise.

## 3.6.5 Voltage switches

The PM8941 has three low-voltage switches and two 5 V switches. All switch performance specifications are listed in Table 3-23, where they are partitioned into functional groups:

- Low-voltage switches common input voltage is switched independently to three output pins.
- 5 V switches a common input voltage is switched independently to two output pins:
  - □ HDMI
  - □ OTG

Table 3-23 Voltage switch performance specifications

| Parameter                      | Comments                              | Min          | Тур  | Max   | Units |
|--------------------------------|---------------------------------------|--------------|------|-------|-------|
| Low-voltage switches (LVS)     | 1,5,6,                                | <u>'</u>     | Į.   | u.    |       |
| Input voltage range            | 10 10, 10                             | 1.200        | -    | 1.875 | V     |
| Rated current (I_rated)        | 700.                                  | _            | 300  | -     | mA    |
| Slew rate (switch output node) |                                       | _            | _    | 100   | mV/μs |
| Switch output ready            | Soft start plus gate full enhancement | 100          | 300  | 1200  | μs    |
| Over-current threshold         | Threshold = I_rated x factor listed   | 1.3          | 1.5  | 2.6   | _     |
| On resistance                  |                                       | _            | _    | 0.15  | Ω     |
| Ground current                 |                                       |              |      |       |       |
| Sleep mode                     | Switch on, support functions disabled | _            | _    | 1     | μA    |
| Normal mode, no load           |                                       | _            | _    | 40    | μΑ    |
| Pulldown discharge time        | Switch turned off                     | _            | 0.5  | 2     | ms    |
| 5 V HDMI switch                |                                       | <del> </del> |      |       | 1     |
| Input voltage range            |                                       | 4.0          | -    | 5.5   | V     |
| Rated current (I_rated)        |                                       | _            | 55   | _     | mA    |
| Switch output ready            | Soft start plus gate full enhancement | 0.1          | 0.35 | 1.4   | ms    |
| Over-current threshold         | Threshold = I_rated x factor listed   | 6            | 8    | 10    | _     |
| On resistance                  |                                       | _            | -    | 2.0   | Ω     |

Table 3-23 Voltage switch performance specifications (cont.)

| Parameter               | Comments                              | Min | Тур | Max | Units |
|-------------------------|---------------------------------------|-----|-----|-----|-------|
| Ground current          |                                       |     |     |     |       |
| Off                     | Module is disabled                    | _   | _   | 1   | μΑ    |
| Normal mode, no load    |                                       | -   | 60  | _   | μΑ    |
| Pulldown discharge time | Switch turned off                     | _   | 0.5 | 2   | ms    |
| 5 V OTG switch          |                                       |     |     |     |       |
| Input voltage range     |                                       | 4.0 | _   | 5.5 | V     |
| Rated current (I_rated) |                                       | -   | 500 | -   | mA    |
| Switch output ready     | Soft start plus gate full enhancement | _   | -   | 1.4 | ms    |
| Over-current threshold  | Threshold = I_rated x factor listed   | 1.3 | 1.5 | 2.0 | _     |
| On resistance           |                                       | _   | -   | 0.2 | Ω     |
| Ground current          |                                       |     |     |     |       |
| Off                     | Module is disabled                    | _   | _   | 1   | μΑ    |
| Normal mode, no load    | VD. 40                                | _   | 50  | _   | μΑ    |
| Pulldown discharge time | 25. 60                                | _   | 0.5 | 2   | ms    |
|                         | , , , , o, _                          |     |     |     |       |

# 3.6.6 Internal voltage-regulator connections

Some regulator supply voltages and/or outputs are connected internally to power other PMIC circuits. These circuits will not operate properly unless their supplies are correct; this requires:

- 1. Certain regulator supply voltages must be delivered at the right value.
- 2. Corresponding regulator sources must be enabled and set to the proper voltages.

These requirements are summarized in Table 3-24.

Table 3-24 Internal voltage-regulator connections

| Feature                | Regulator / Connection | Default | Notes           |
|------------------------|------------------------|---------|-----------------|
| GPIO_01-14             | VREG_L6                | 1.8 V   |                 |
| supplies               | VDD_L2_LVS1_2_3        | 1.8 V   | Same as VREG_S3 |
|                        | VREG_L1                | 1.225 V |                 |
|                        | VDD_L8_16_18_19        | 3.6 V   | Same as VPH_PWR |
| GPIO_15-18<br>supplies | VREG_L6                | 1.8 V   |                 |
|                        | VDD_L2_LVS1_2_3        | 1.8 V   | Same as VREG_S3 |
| GPIO_19-36             | VREG_L6                | 1.8 V   |                 |
| supplies               | VDD_MSM_IO             | 1.8 V   | Same as VREG_S3 |
|                        | VDD_TORCH              | 5.0 V   | Same as VREG_5V |
|                        | VDD_GPLED              | 3.6 V   | Same as VPH_PWR |

Table 3-24 Internal voltage-regulator connections (cont.)

| Feature                     | Regulator / Connection | Default | Notes                                                                                                 |  |
|-----------------------------|------------------------|---------|-------------------------------------------------------------------------------------------------------|--|
| MPP_01-04                   | VREG_L6                | 1.8 V   |                                                                                                       |  |
|                             | VDD_L2_LVS1_2_3        | 1.8 V   | Same as VREG_S3                                                                                       |  |
|                             | VREG_L1                | 1.225 V |                                                                                                       |  |
|                             | VDD_L8_16_18_19        | 3.6 V   | Same as VPH_PWR                                                                                       |  |
| MPP_05-08                   | VREG_L6                | 1.8 V   | ⊚                                                                                                     |  |
|                             | VDD_MSM_IO             | 1.8 V   | Same as VREG_S3                                                                                       |  |
|                             | VREG_L1                | 1.225 V | 199                                                                                                   |  |
|                             | VDD_GPLED              | 3.6 V   | Same as VPH_PWR                                                                                       |  |
| Clocks                      | VDD_MSM_IO             | 1.8 V   | Sleep clock pad (Vio)                                                                                 |  |
|                             | VREG_XO                | 1.8 V   | XO core                                                                                               |  |
|                             | VREG_RF_CLK            | 1.8 V   | Low noise output buffers (XO_OUT_Ax)                                                                  |  |
|                             | VREG_L6                | 1.8 V   | Low power output buffers (XO_OUT_Dx) The XO_OUT_Dx buffer supply VREG_L6 is forced on by XO_OUT_Dx EN |  |
| Power-on                    | VDD_MSM_IO             | 1.8 V   | PAD IO (Vio)                                                                                          |  |
|                             | VREG_SMBC              | 3.6 V   | UVLO detect                                                                                           |  |
| SPMI                        | VDD_MSM_IO             | 1.8 V   | SPMI pad (Vio)                                                                                        |  |
| AMUX,<br>XO/HKADC<br>supply | VREG_L8                | 1.8 V   | *                                                                                                     |  |
| BMS                         | VREG_L8                | 1.8 V   | BMS IADC supply VREG_L8 is forced on by BMS for OCV measurement                                       |  |
| SMBB                        | VREG_L8                | 1.8 V   | VREF_BAT supply                                                                                       |  |
| RGB supply                  | VDD_RGB                | 3.6 V   | Same as VPH_PWR                                                                                       |  |
|                             | VDD_TORCH              | 5.0 V   | Same as VREG_5V                                                                                       |  |
| GPLED supply                | VDD_GPLED              | 3.6 V   | Same as VPH_PWR                                                                                       |  |
|                             | VDD_TORCH              | 5.0 V   | Same as VREG_5V                                                                                       |  |
| Flash supply                | VCHG                   | 5.0 V   | Flash mode                                                                                            |  |
|                             | VDD_TORCH              | 5.0 V   | Torch mode                                                                                            |  |
| WLED supply                 | VDD_GPLED              | 3.6 V   | Same as VPH_PWR                                                                                       |  |
| Vibrator driver supply      | VDD_L8_16_18_19        |         | Same as VPH_PWR                                                                                       |  |
| dVdd regulator              | VDD_L2_LVS1_2_3        | 1.8 V   | Same as VREG_S3                                                                                       |  |
|                             | VREG_L6                | 1.8 V   |                                                                                                       |  |

## 3.6.7 Input connection options

Some voltage regulators have the option to be connected to different power sources. Table 3-25 lists the input connection options for each voltage regulator.

Table 3-25 Voltage regulator input options

| Input connection options                |
|-----------------------------------------|
| VREG_S1                                 |
| VREG_S1                                 |
| VREG_S2 or VPH_PWR                      |
| VREG_S2                                 |
| VPH_PWR                                 |
| Boost bypass output (VREG_BOOST_BYPASS) |
| Boost bypass output (VREG_BOOST_BYPASS) |
| Boost bypass output (VREG_BOOST_BYPASS) |
| VREG_S3                                 |
| VREG_5V                                 |
|                                         |
|                                         |

# 3.7 General housekeeping

The PMIC includes many circuits that support handset-level housekeeping functions – various tasks that must be performed to keep the handset in order. Integration of these functions reduces the external parts count and the associated size and cost. Housekeeping functions include an analog switch matrix, multiplexers, and voltage scaling; an HK/XO ADC circuit; system clock circuits; a real-time clock for time and alarm functions; and over-temperature protection.

## 3.7.1 Analog multiplexer and scaling circuits

A set of analog switches, analog multiplexers, and voltage-scaling circuits select and condition a single analog signal for routing to the on-chip HK/XO ADC. The multiplexer and scaling functions are summarized in Table 3-26.

Table 3-26 Analog multiplexer and scaling functions

| Ch#      | Description                                                | Typical input range (V) <sup>3</sup> | Scaling | Typical output range (V) |  |
|----------|------------------------------------------------------------|--------------------------------------|---------|--------------------------|--|
| 0        | USB_IN pin (divided by 20)                                 | 0.15 to 0.50                         | 1       | 0.15 to 0.50             |  |
| 1        | DC_IN pin (divided by 20)                                  | 0.15 to 0.50                         | 1       | 0.15 to 0.50             |  |
| 2        | VCHG_SNS                                                   | 3 to 10                              | 1/6     | 0.50 to 1.67             |  |
| 3        | -                                                          | 70-79                                | _       | _                        |  |
| 4        | AMUX_USB_ID pin (MV)                                       | 0.3 to 3 * (VL8 - 0.10)              | 1/3     | 0.10 to (VL8 - 0.10)     |  |
| 5        | VCOIN pin                                                  | 2.0 to 3.25                          | 1/3     | 0.67 to 1.08             |  |
| 6        | VBAT_SNS pin                                               | 2.5 to 4.5                           | 1/3     | 0.83 to 1.50             |  |
| 7        | VPH_PWR pin                                                | 2.5 to 4.5                           | 1/3     | 0.83 to 1.50             |  |
| 8        | Die-temperature monitor                                    | 0.4 to 0.9                           | 1       | 0.4 to 0.9               |  |
| 9        | 0.625 V reference voltage                                  | 0.625                                | 1       | 0.625                    |  |
| 10       | 1.25 V reference voltage                                   | 1.25                                 | 1       | 1.25                     |  |
| 11       | Charger temperature                                        | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |  |
| 12, 13   | _                                                          | -                                    | _       | -                        |  |
| 14, 15   | GND_REF, VDD_ADC Direct connections to ADC for calibration |                                      |         |                          |  |
| 16 to 23 | MPP_01 to MPP_08 pin                                       | 0.05 to 1.5                          | 1       | 0.05 to 1.5              |  |
| 24 to 31 | _                                                          | -                                    | _       | _                        |  |
| 32 to 39 | MPP_01 to MPP_08 pin                                       | 0.05 to 4.5                          | 1/3     | 0.05 to 1.5              |  |
| 40 to 47 | _                                                          | -                                    | _       | -                        |  |
| 48       | BAT_THERM pin <sup>1</sup>                                 | 0.10 to (VL8 - 0.10)                 | 1       | 0.05 to (VL8 – 0.05)     |  |
| 49       | BAT_ID pin <sup>1</sup>                                    | 0.10 to (VL8 - 0.10)                 | 1       | 0.05 to (VL8 – 0.05)     |  |
| 50       | XO_THERM pin direct <sup>1</sup>                           | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |  |
| 51 to 53 | AMUX_1 to AMUX_3 pin <sup>1</sup>                          | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |  |
| 54       | AMUX_HW_ID pin <sup>1</sup>                                | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |  |
| 55, 56   | AMUX_4, AMUX_5 pin <sup>1</sup>                            | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |  |
| 57       | AMUX_USB_ID pin (LV) <sup>1</sup>                          | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |  |

Table 3-26 Analog multiplexer and scaling functions (cont.)

| Ch#    | Description                         | Typical input range (V) <sup>3</sup> | Scaling | Typical output range (V) |
|--------|-------------------------------------|--------------------------------------|---------|--------------------------|
| 58, 59 | AMUX_PU1, AMUX_PU2 pin <sup>1</sup> | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |
| 60     | XO_THERM pin through amux 1         | 0.10 to (VL8 - 0.10)                 | 1       | 0.10 to (VL8 - 0.10)     |
| 61, 62 | -                                   | _                                    | -       | -                        |
| 63     | Module power off <sup>2</sup>       | -                                    | -       | _                        |

- 1. These AMUX inputs come from off-chip thermistor circuits. The AMUX circuits include switches that allow these inputs to use one of two external pullup resistors (at AMUX\_PU1 or AMUX\_PU2), thereby reducing the number of resistors in the thermistor networks.
- 2. Channel 63 should be selected when the analog multiplexer is not being used; this prevents the scalers from loading the inputs.
- 3. Input voltage must not exceed the highest of the following supply voltages: VCOIN, VBAT, VCHG, or VPH\_PWR. The term *VL8* is the VREG\_L8 output voltage (connected internally).

**NOTE** Gain and offset errors are different through each analog multiplexer channel. Each path should be calibrated individually over its valid gain and offset settings for best accuracy.

Performance specifications pertaining to the analog multiplexer and its associated circuits are listed in Table 3-27.

Table 3-27 Analog multiplexer performance specifications

| Parameter                      | Comments <sup>2</sup>                 | Min   | Тур | Max        | Units     |
|--------------------------------|---------------------------------------|-------|-----|------------|-----------|
| Supply voltage (VL8)           | Connected internally to VREG_L8       | _     | 1.8 | _          | V         |
| Output voltage range           | 0, 10, 00,                            |       |     |            |           |
| Full specification compliance  | J. 10.                                | 0.10  | _   | VL8 - 0.10 | V         |
| Degraded accuracy at edges     | (2)                                   | 0.05  | _   | VL8 - 0.05 | V         |
| Input referred offset errors   |                                       |       |     |            |           |
| Channels with x1 scaling       |                                       | -2.0  | _   | +2.0       | mV        |
| Channels with 1/3 scaling      |                                       | -1.5  | _   | +1.5       | mV        |
| Channels with 1/6 scaling      |                                       | -3.0  | _   | +3.0       | mV        |
| Gain errors, including scaling | Excludes VREG_L8 output error         |       |     |            |           |
| Channels with x1 scaling       |                                       | -0.20 | _   | +0.20      | %         |
| Channels with 1/3 scaling      |                                       | -0.15 | _   | +0.15      | %         |
| Channels with 1/6 scaling      |                                       | -0.30 | _   | +0.30      | %         |
| Integrated nonlinearity (INL)  | Input referred to account for scaling | -3    | -   | +3         | mV        |
| Input resistance               | Input referred to account for scaling |       |     |            |           |
| Channels with x1 scaling       |                                       | 10    | _   | _          | $M\Omega$ |
| Channels with 1/3 scaling      |                                       | 1     | _   | _          | MΩ        |
| Channels with 1/6 scaling      |                                       | 0.5   | _   | _          | MΩ        |
| Channel-to-channel isolation   | 1 V AC input at 1 kHz                 | 50    | _   | _          | dB        |

Table 3-27 Analog multiplexer performance specifications (cont.)

| Parameter                         | Comments <sup>2</sup>     | Min | Тур | Max | Units                |
|-----------------------------------|---------------------------|-----|-----|-----|----------------------|
| Output settling time <sup>1</sup> | C <sub>load</sub> = 28 pF | -   | -   | 25  | μs                   |
| Output noise level                | f = 1 kHz                 | -   | _   | 2   | μV/Hz <sup>1/2</sup> |

- 1. The AMUX output and a typical load is modeled in Figure 3-9. After S1 closes, the voltage across C2 settles within the specified settling time.
- 2. Multiplexer offset error, gain error, and INL are measured as shown in Figure 3-8. Supporting comments:
  - The non-linearity curve is exaggerated for illustrative purposes.
  - Input and output voltages must stay within the ranges stated in Table 3-26; voltages beyond these ranges result in nonlinearity, and are beyond specification.
  - Offset is determined by measuring the slope of the endpoint line (m) and calculating its Y-intercept value (b):
     Offset = b = y<sub>1</sub> m·x<sub>1</sub>
  - Gain error is calculated from the ideal response and the endpoint line as the ratio of their two slopes (in percentage):
    - Gain\_error = [(slope of endpoint line)/(slope of ideal response) 1]·100%
  - INL is the worst-case deviation from the endpoint line. The endpoint line removes the gain and offset errors to isolate nonlinearity:

 $INL(min) = min[V_{out}(actual at V_x input) - V_{out}(endpoint line at V_x input)]$ 

 $INL(max) = max[V_{out}(actual at V_x input) - V_{out}(endpoint line at V_x input)]$ 

Table 3-28 AMUX input to ADC output end-to-end accuracy

|             |                              |            |           |           |            |            | 1                                                                     |                                          |               |                              |                     |                 |        |
|-------------|------------------------------|------------|-----------|-----------|------------|------------|-----------------------------------------------------------------------|------------------------------------------|---------------|------------------------------|---------------------|-----------------|--------|
| AMUX<br>ch# | Function                     | Typical in | put range | Automatic | Typical ou | tput range | AMUX input to ADC output end-to-end accuracy, RSS <sup>1, 2</sup> (%) |                                          |               | icy, RSS <sup>1, 2</sup> (%) | AMUX input t        | o ADC output en | d-to   |
| cn#         |                              | Min (V)    | Max (V)   | scaling   | Min        | Max        | Without o                                                             | Without calibration Internal Calibration |               | Calibration                  | Without calibration |                 | $\Box$ |
|             |                              |            |           |           |            |            | Accuracy                                                              | Accuracy                                 | Accuracy      | Accuracy                     | Accuracy            | Accuracy        |        |
|             |                              |            |           |           |            |            | corresponding                                                         | corresponding                            | corresponding | corresponding                | corresponding       | corresponding   | co     |
|             |                              |            |           |           |            |            | to min input                                                          | to max input                             | to min input  | to max input                 | to min input        | to max input    | t      |
|             |                              |            |           |           |            |            | voltage                                                               | voltage                                  | voltage       | voltage                      | voltage             | voltage         | 丄      |
| 0           | VCOIN                        | 2          | 3.25      | 1/3       | 0.67       | 1.08       | 3.1                                                                   | 2.2                                      | 0.7           | 0.52                         | 5.7                 | 4.37            |        |
| 1           | VBAT                         | 2.5        | 4.5       | 1/3       | 0.83       | 1.5        | 2.64                                                                  | 1.89                                     | 0.6           | 0.47                         | 5                   | 3.76            | Ш      |
| 2           | OVP_SNS (protected)          | 4.5        | 9.5       | 1/6       | 0.75       | 1.58       | 2.84                                                                  | 1.84                                     | 0.62          |                              | 5.33                | 3.68            | Ш      |
| 3           | NC                           | -          | -         | -         | ,          | -          |                                                                       | -                                        | -             |                              | -                   | -               |        |
| 4           | VPH_PWR                      | 2.5        | 4.5       | 1/3       | 0.83       | 1.5        | 2.64                                                                  | 1.89                                     | 0.6           | 0.47                         | 5                   | 3.76            |        |
| 5           | IBAT: Battery charge current | 0.3        | 1.5       | 1         | 0.3        | 1.5        | 6.3                                                                   | 1.87                                     | 1.33          | 0.47                         | 10                  | 3.73            |        |
| 6           | Selected input from pre-mux  | 0.1        | 1.7       | 1         | 0.1        | 1.7        | 18                                                                    | 1.76                                     | 4             | 0.47                         | 26                  | 3.59            |        |
| 7           | Selected input from pre-mux  | 0.3        | 5.1       | 1/3       | 0.1        | 1.7        | 18.33                                                                 | 1.78                                     | 3.67          | 0.45                         | 25.67               | 3.59            |        |
| 8           | BATT_THERM                   | 0.1        | 1.7       | 1         | 0.1        | 1.7        | 18                                                                    | 1.76                                     | 4             | 0.47                         | 26                  | 3.59            | T      |
| 9           | BATT_ID                      | 0.1        | 1.7       | 1         | 0.1        | 1.7        | 18                                                                    | 1.76                                     | 4             | 0.47                         | 26                  | 3.59            | T      |
| 10          | USB_IN (protected)           | 4.35       | 6.5       | 1/4       | 1.09       | 1.63       | 2.21                                                                  | 1.82                                     | 0.53          | 0.46                         | 4.34                | 3.68            | T      |
| 11          | Die-temperature monitor      | 0.4        | 0.9       | 1         | 0.4        | 0.9        | 4.75                                                                  | 2.4                                      | 1             | 1.22                         | 8                   | 4.7             | Ī      |
| 12          | 0.625V reference voltage     | 0.625      | 0.625     | 1         | 0.625      | 0.625      | 3.27                                                                  | 3.27                                     | 0             | 0                            | 5.95                | 5.95            | Т      |
| 13          | 1.25V reference voltage      | 1.25       | 1.25      | 1         | 1.25       | 1.25       | 2.05                                                                  | 2.05                                     | 0             | 0                            | 4.08                | 4.08            | Т      |
| 14          | NC                           | -          | -         | -001      | -//        | -          | -                                                                     | -                                        | -             | -                            | -                   | -               | Т      |
| 15          | Power off                    | -          | -         | -         | -          | -          | -                                                                     | -                                        | -             | -                            | -                   | -               | Т      |
| -           | XO_THERM <sup>5</sup>        | 0.1        | 1.7       | 1         | 0.1        | 1.7        | 18.1                                                                  | 1.76                                     | 0.6           | 0.35                         | 20.4                | 3.08            |        |

<sup>1)</sup> The min and max accuracy values correspond to min and max input voltage to the AMUX channel

<sup>2)</sup> Accuracy based on Root Sum Square (RSS) of the individual errors

<sup>3)</sup> Accuracy is based on Worst Case sraighst Sum (WCS) of all errors

<sup>4)</sup> Absolute uses 0.625V and 1.25V MBG voltage reference as calibration points. Ratiometric uses the GND\_XO and VREF\_XO\_THM as the calibration points Anadole in a think divide

<sup>5)</sup> XO\_THERM to ADC output end-to-end accuracy



Figure 3-8 Multiplexer offset and gain errors



Figure 3-9 Analog multiplexer load condition for settling time specification

#### 3.7.2 HK/XO ADC circuit

The analog-to-digital converter circuit is shared by the housekeeping (HK) and 19.2 MHz crystal oscillator (XO) functions. A 2:1 analog multiplexer selects which source is applied to the ADC:

- The HK source the analog multiplexer output discussed in Section 3.7.1; or
- The XO source the thermistor network output that estimates the 19.2 MHz crystal temperature.

HK/XO ADC performance specifications are listed in Table 3-29.

Table 3-29 HK/XO ADC performance specifications

| Parameter              | Comments                         | Min | Тур | Max | Units |
|------------------------|----------------------------------|-----|-----|-----|-------|
| Supply voltage         | Connected internally to VREG_L14 | -   | 1.8 | _   | V     |
| Resolution             |                                  | _   | -   | 15  | bits  |
| Analog-input bandwidth |                                  | -   | 100 | -   | kHz   |
| Sample rate            | XO/8                             | -   | 2.4 | -   | MHz   |
| Offset error           | Relative to full-scale           | -1  | -   | +1  | %     |
| Gain error             | Relative to full-scale           | -1  | -   | +1  | %     |
| INL                    | 15-bit output                    | -8  | -   | +8  | LSB   |
| DNL                    | 15-bit output                    | -4  | _   | +4  | LSB   |

#### 3.7.3 System clocks

The PMIC includes several clock circuits whose outputs are used for general housekeeping functions, and elsewhere within the handset system. These circuits include a 19.2 MHz XO with multiple controllers and buffers, an MP3 clock output, 32.768 kHz crystal support, an RC oscillator, and sleep-clock outputs. Performance specifications for these functions are presented in the following subsections.

#### 3.7.3.1 19.2 MHz XO circuits

An external crystal is supplemented by on-chip circuits to generate the desired 19.2 MHz reference signal. Using an external thermistor network, the on-chip ADC, and advanced temperature compensation software, the PMIC eliminates the large and expensive VCTCXO module required by previous-generation chipsets. The XO circuits initialize and maintain valid pulse waveforms, and measure time intervals for higher-level handset functions. Multiple controllers manage the XO warmup and signal buffering, and generate the desired clock outputs (all derived from one source):

- Low-noise outputs XO\_OUT\_A0, XO\_OUT\_A1, and XO\_OUT\_A2 enabled internally or can be enabled via properly configured GPIOs.
- Low-power output XO\_OUT\_D0 enabled by the dedicated control pin XO\_OUT\_D0\_EN; this output is used as the modem IC's clock signal.
- Low-power output XO\_OUT\_D1 enabled internally or can be enabled via a properly configured GPIO.

Since the different controllers and outputs are independent, circuits other than those needed for the WAN can operate even while the modem IC is asleep and its RF circuits are powered down.

The XTAL\_19M\_IN and XTAL\_19M\_OUT pins are incapable of driving a load – the oscillator will be significantly disrupted if either pin is externally loaded.

As described in Section 3.7.3.5, an RC oscillator is used to drive some clock circuits until the XO source is established.

The 19.2 MHz XO circuit and related performance specifications are listed in Table 3-30.

Table 3-30 XO controller, buffer, and circuit performance specifications

| Parameter                       | Comments                                              | Min      | Тур  | Max  | Units  |
|---------------------------------|-------------------------------------------------------|----------|------|------|--------|
| XO circuits                     |                                                       |          |      |      |        |
| Operating frequency             | Set by external crystal                               | _        | 19.2 | _    | MHz    |
| Load conditions                 |                                                       |          |      |      |        |
| Capacitance                     |                                                       | _        | _    | 15   | pF     |
| Resistance                      |                                                       | 2.5      | _    | _    | kΩ     |
| Startup time                    |                                                       |          |      |      |        |
| Normal                          |                                                       | _        | _    | 6.0  | ms     |
| Enhanced                        | Warmup time enhancement feature                       | _        | _    | 3.5  | ms     |
| Supply voltage = VREG_XO        | Input buffer and core XO circuits                     | <u> </u> | 1.8  | ı    | V      |
|                                 |                                                       |          |      |      |        |
| Low-noise outputs: XO_OUT_A     | Ax (RFCLKx)                                           |          |      |      |        |
| Voltage swing                   |                                                       | _        | 1.8  | -    | Vpp    |
| Duty cycle                      | 17. 7.                                                | 48       | 50   | 52   | %      |
| Start-up time                   | Oscillator enabled, clock output buffer regulator on  | -        | 80   | -    | μs     |
|                                 | Oscillator enabled, clock output buffer regulator off | -        | 280  | -    | μs     |
| Output buffer shift             | 00, 00, 00,                                           | -        | _    | 0.1  | 0      |
| Buffer output impedance         | 13. 6.                                                |          |      |      |        |
| at 1x drive strength            | 0, 4, 0,                                              | 54       | 80   | 122  | Ω      |
| at 2x drive strength            |                                                       | 30       | 42   | 64   | Ω      |
| at 3x drive strength            | V.0. 23                                               | 21       | 30   | 44   | Ω      |
| at 4x drive strength            |                                                       | 17       | 22   | 35   | Ω      |
| Phase noise in low-power mode   |                                                       |          |      |      |        |
| at 10 Hz                        |                                                       | _        | _    | -86  | dBc/Hz |
| at 100 Hz                       |                                                       | _        | _    | -110 | dBc/Hz |
| at 1 kHz                        |                                                       | _        | _    | -124 | dBc/Hz |
| at 10 kHz                       |                                                       | _        | _    | -134 | dBc/Hz |
| at 100 kHz                      |                                                       | _        | _    | -140 | dBc/Hz |
| at 1 MHz                        |                                                       | _        | _    | -137 | dBc/Hz |
| Phase noise in normal-power mod | de                                                    |          |      |      |        |
| at 10 Hz                        |                                                       | _        | _    | -86  | dBc/Hz |
| at 100 Hz                       |                                                       | _        | _    | -116 | dBc/Hz |
| at 1 kHz                        |                                                       | _        | _    | -134 | dBc/Hz |
| at 10 kHz                       |                                                       | _        | _    | -144 | dBc/Hz |
| at 100 kHz                      |                                                       | _        | _    | -144 | dBc/Hz |
| at 1 MHz                        |                                                       | _        | _    | -144 | dBc/Hz |

Table 3-30 XO controller, buffer, and circuit performance specifications (cont.)

| Parameter                       | Comments                            | Min      | Тур  | Max      | Units  |
|---------------------------------|-------------------------------------|----------|------|----------|--------|
| Phase noise in high-power mode  |                                     |          |      |          |        |
| at 10 Hz                        |                                     | _        | _    | -86      | dBc/Hz |
| at 100 Hz                       |                                     | _        | _    | -116     | dBc/Hz |
| at 1 kHz                        |                                     | _        | _    | -134     | dBc/Hz |
| at 10 kHz                       |                                     | _        | _    | -144     | dBc/Hz |
| at 100 kHz                      |                                     | -        | _    | -148     | dBc/Hz |
| at 1 MHz                        |                                     | _        | _    | -150     | dBc/Hz |
| Supply = VREG_RF_CLK            | Output buffers                      | _        | 1.30 | _        | V      |
| Power-supply current            |                                     |          |      |          |        |
| High-power mode                 |                                     | _        | 1.39 | 1.74     | mA     |
| Normal-power mode               |                                     | _        | 1.23 | 1.52     | mA     |
| Low-power mode                  |                                     | <u> </u> | 1.14 | 1.38     | mA     |
| Low-power outputs: XO_OUT_      | _Dx (BBCLKx)                        | ,        |      |          |        |
| Output levels                   | 3                                   |          |      |          |        |
| Logic high (V <sub>OH</sub> )   | V 0: . V                            | 0.65·VDD | -    | _        | V      |
| Logic low (V <sub>OL</sub> )    | 3: 0                                | _        | ı    | 0.35·VDD | V      |
| Output duty cycle               | , o d.                              | 44       | 50   | 56       | %      |
| Start-up time                   | Crystal oscillator is enabled       | -        | 250  | _        | μs     |
| USB jitter                      | Specified values are peak-to-peak   |          |      |          |        |
| 0.5 MHz to 2 MHz                | period jitter.                      | _        | _    | 50       | ps     |
| > 2 MHz                         | 3.                                  | _        | -    | 100      | ps     |
| Buffer output impedance         | Current drive capabilities meet the |          |      |          |        |
| at 1x drive strength            | output levels specified above.      | 54       | 80   | 122      | Ω      |
| at 2x drive strength            | 60                                  | 30       | 42   | 64       | Ω      |
| at 3x drive strength            |                                     | 21       | 30   | 44       | Ω      |
| at 4x drive strength            |                                     | 17       | 22   | 35       | Ω      |
| Supply voltage = VREG_L4        | Output buffers                      | _        | 1.80 | _        | V      |
| Power-supply current            |                                     | _        | 0.98 | 1.0      | mA     |
| Low-power differential clock: > | (O_OUT_DIFF_x                       |          |      |          |        |
| Frequency accuracy              |                                     | -300     | -    | 300      | ppm    |
| Duty cycle                      |                                     | 40       | -    | 60       | %      |
| Differential output swing       |                                     | 600      | -    | _        | mVp-p  |
| Output impedance                | Differential                        | _        | _    | 100      | Ω      |
| Capacitive load                 |                                     | _        | -    | 10       | pF     |
| Deterministic jitter            | At all frequencies                  | _        | _    | 150      | ps     |
| Random jitter                   | RMS, 1.5 MHz to Nyquist frequency   | _        | _    | 3        | ps     |

Table 3-30 XO controller, buffer, and circuit performance specifications (cont.)

| Parameter                      | Comments | Min | Тур | Max | Units |
|--------------------------------|----------|-----|-----|-----|-------|
| Divided down XO clock: DIV_CLK | (        |     |     |     |       |
| Buffer output impedance        |          |     |     |     |       |
| at low GPIO drive strength     |          | 30  | 42  | 64  | Ω     |
| at medium GPIO drive strength  |          | 21  | 30  | 44  | Ω     |
| at high GPIO drive strength    |          | 17  | 22  | 35  | Ω     |

#### 3.7.3.2 19.2 MHz XO crystal requirements

Crystal performance is critical to a wireless product's overall performance. Guidance is available within 19.2 MHz Modem Crystal Qualification Requirements and Approved Suppliers (80-V9690-19). This document includes:

- Data needed from crystal suppliers to demonstrate compliance
- Approved suppliers for different crystal configurations
- Description of various schematic options

#### 3.7.3.3 MP3 clock

GPIOs can be configured as a 2.4 MHz clock output to support MP3 in a low-power mode. This clock is a divided-down version of the 19.2 MHz XO signal, so its most critical performance features are defined within the XO table (Table 3-30). Output characteristics (voltage levels, drive strength, etc.) are defined in Section 3.4.

#### 3.7.3.4 32.768 kHz XTAL oscillator

As described in Section 3.7.3.6, this oscillator is one of the sleep-clock options. Two pins are affiliated with this oscillator (XTAL\_32K\_IN and XTAL\_32K\_OUT), and neither is capable of driving a load; the oscillator will be significantly disrupted if either pin is loaded. Instead, the dedicated SLEEP\_CLK pin or properly configured GPIOs must be used.

If a crystal is not used, the XTAL\_32K\_IN pin must be connected to GND and XTAL\_32K\_OUT pin must be left floating.

The PMIC includes a circuit that continually monitors this oscillation, when enabled. If the circuit is enabled but stops oscillating, the device automatically switches to the internal RC oscillator and generates an interrupt.

Performance specifications pertaining to the 32.768 kHz oscillator are listed in Table 3-31.

Table 3-31 Typical 32.768 kHz XTAL oscillator specifications

| Parameter                     | Comments | Min | Тур    | Max | Units |
|-------------------------------|----------|-----|--------|-----|-------|
| Nominal oscillation frequency |          | -   | 32.768 | -   | kHz   |
| Duty cycle                    |          | 30  | 50     | 70  | %     |

Table 3-31 Typical 32.768 kHz XTAL oscillator specifications (cont.)

| Parameter             | Comments                                             | Min | Тур | Max | Units |
|-----------------------|------------------------------------------------------|-----|-----|-----|-------|
| Cycle-to-cycle jitter | As defined in JDSE6                                  | -   | -   | 100 | ns    |
| Period jitter         | As defined in JDSE6                                  | _   | _   | 150 | ns    |
| Start-up time         | Specified with crystal having an ESR of 60 $k\Omega$ | _   | _   | 3   | S     |
| Halt detection time   | Oscillations stopped                                 | _   | _   | 200 | μs    |
| Operating voltage     | <u></u>                                              | 1.5 | _   | 3   | V     |

#### 3.7.3.5 RC oscillator

The PMIC includes an on-chip RC oscillator that is used during startup, and as a backup to other oscillators. Pertinent performance specifications are listed in Table 3-32.

Table 3-32 RC oscillator performance specifications

| Parameter                 | Comments | Min | Тур  | Max | Units |
|---------------------------|----------|-----|------|-----|-------|
| Oscillation frequency     | Ni.5     | 14  | 19.2 | 24  | MHz   |
| Duty cycle                | 6:10 011 | 30  | 50   | 70  | %     |
| Divider in SLEEP_CLK path | 0,70     | -   | 586  | -   | -     |
| Power-supply current      | 0, 00    | _   | -    | 80  | μΑ    |

#### 3.7.3.6 Sleep clock

The sleep clock is generated one of three ways:

- Using the 32.768 kHz crystal and supporting PMIC circuits. This is a low-power source that can have high accuracy and stability, depending on the external crystal used.
- Using the 19.2 MHz XO circuit and dividing its output by 586 to create a 32.7645 kHz signal. This signal is used as the startup sleep clock, and as a backup if source 1 or 2 fails.
- Using the on-chip 19.2 MHz RC oscillator instead of the XO signal. This results in a much less accurate and less stable 32.7645 kHz signal that is used for backup only; it is never used in normal modes.

The PMIC sleep-clock output is routed to the modem IC via SLEEP\_CLK. It is also available for other applications using properly configured GPIOs. Table 3-33 shows the sleep clock performance specifications.

Table 3-33 Sleep clock performance specifications

| Parameter             | Comments                              | Min | Тур | Max | Units |
|-----------------------|---------------------------------------|-----|-----|-----|-------|
| Cycle-to-cycle jitter | 32 kHz XO source; as defined in JDSE6 | -   | -   | 250 | ns    |
| Period jitter         | 32 kHz XO source; as defined in JDSE6 | -   | -   | 350 | ns    |
| Period jitter (RMS)   | XO/586 source; as defined in JDSE6    | -   | -   | 10  | ns    |
| Duty cycle            | XO/586 source                         | _   | 50  | _   | %     |
| Tolerance             | XO/586 source                         | -12 | _   | +12 | ppm   |

Related specifications presented elsewhere include:

- 19.2 MHz XO circuits (Section 3.7.3.1)
- 32.768 kHz XTAL oscillator (Section 3.7.3.4)
- 19.2 MHz RC oscillator (Section 3.7.3.5)
- Output characteristics (voltage levels, drive strength, etc.), as defined in Section 3.4

#### 3.7.4 Real-time clock

The real-time clock (RTC) functions are implemented by a 32-bit real-time counter and one 32-bit alarm; both are configurable in one-second increments. The primary input to the RTC circuits is the selected sleep-clock source (32.768 kHz crystal, calibrated low-frequency oscillator, or divided-down 19.2 MHz XO). Even when the phone is off, the selected oscillator and RTC continue to run off the main battery.

If the main battery is present, and an SMPL event occurs, RTC contents are corrupted. As power is restored, the RTC pauses and skips a few seconds. The phone must reacquire system time from the network to resume the usual RTC accuracy. Similarly, if the main battery is not present and the voltage at VCOIN drops too much, RTC contents are again corrupted. In either case, the RTC reset interrupt is generated. A different interrupt is generated if the oscillator stops, also causing RTC errors.

If RTC support is needed when battery is removed, a qualified coin-cell or super capacitor is required on VCOIN pin of the PMIC. If only SMPL support is needed when battery is removed, a capacitor with effective capacitance of at least 10 µF is required on VCOIN pin of the PMIC.

Pertinent RTC specifications are listed in Table 3-34.

Table 3-34 RTC performance specifications

| Parameter                 | Comments                           | Min  | Тур  | Max  | Units |
|---------------------------|------------------------------------|------|------|------|-------|
| Tuning resolution         | With known calibrated source       | _    | 3.05 | _    | ppm   |
| Tuning range              |                                    | -192 | _    | +192 | ppm   |
| Accuracy                  |                                    |      |      |      |       |
| 32 kHz XTAL as RTC source | Phone on, phone off                | _    | _    | 100  | ppm   |
| XO/586 as RTC source      | Phone on                           | _    | _    | 24   | ppm   |
| CalRC as RTC source       | Phone off, valid battery present   | _    | _    | 50   | ppm   |
|                           | Phone off, valid coin cell present |      |      | 200  | ppm   |

Table 3-35 Qualified coincell / super capacitor specifications

| Parameter             | Comments | Min | Тур | Max | Units |
|-----------------------|----------|-----|-----|-----|-------|
| Operating temperature |          | -30 | 25  | 60  | °C    |
| Storage range         |          | -30 | -   | 85  | °C    |
| Rated voltage         |          | 3.1 | 3.2 | 3.3 | V     |

Effective capacitance of super capacitor <sup>2</sup>

mF

| •                                              | -        |     |     |      |       |
|------------------------------------------------|----------|-----|-----|------|-------|
| Parameter                                      | Comments | Min | Тур | Max  | Units |
| Effective series resistance (ESR) <sup>1</sup> |          | -   | -   | 2000 | Ω     |

0.5 hr runtime

1 hr runtime

12

24

Table 3-35 Qualified coincell / super capacitor specifications

#### 3.7.5 Over-temperature protection (smart thermal control)

The PMIC includes over-temperature protection in stages, depending on the level of urgency as the die temperature rises:

- Stage 0 normal operating conditions (less than 105°C).
- Stage 1 105°C to 120°C; an interrupt is sent to the modem IC without shutting down any PMIC circuits.
- Stage 2 120°C to 140°C; an interrupt is sent to the modem IC, and unnecessary high-current circuits are shut down.
- Stage 3 greater than 140°C; an interrupt is sent to the modem IC, and the PMIC is completely shut down.

Temperature hysteresis is incorporated, such that the die temperature must cool significantly before the device can be powered on again. If any start signals are present while at Stage 3, they are ignored until Stage 0 is reached. When the device cools enough to reach Stage 0 and a start signal is present, the PMIC will power up immediately.

#### 3.8 User interfaces

In addition to housekeeping functions, the PMIC also includes these circuits in support of common handset-level user interfaces: two light pulse generators; LED current drivers (and control signals for external current drivers); white LED drivers for backlighting (including the integrated high-voltage SMPS source); keypad interface; and vibration motor driver.

#### 3.8.1 Light pulse generators

The PMIC includes two light pulse generator (LPG) circuits:

- 8-channel LPG for controlling RGB LEDs (*fun* lights); the white LEDs for display backlighting; and the vibration motor driver
- 4-channel LPG for controlling the keypad backlight (via GPLED\_xxxx pins)

Since the LPG function is entirely embedded within the PMIC, performance specifications are not appropriate. Instead, the *PM8841 and PM8941 Design Guidelines* (80-NA555-5) provides descriptions of the available features: the number of independent patterns, the types of patterns

<sup>1.</sup> Effective series resistance (ESR) is the worst-case ESR of the unit tested at worst case temperate after 4 years of typical usage. A typical use case is a unit biased constantly with 3.2 V DC voltage at 25°C.

<sup>2.</sup> With shorter run time expectancy, the effective capacitance requirement can be scaled.

available, PWM clock rates and resolutions, pattern synchronization, looping, and so on. That document also defines the LPG channel assignments and programmable parameters.

The LPG outputs can be used to control the on-chip current drivers, or to control external current drivers through up to eight GPIOs (discussed in Section 3.8.2).

#### 3.8.2 LPG controllers (digital driver outputs)

Up to eight GPIOs can be configured as LPG controllers: GPIO[36:33] and GPIO[26:23]. Output characteristics (voltage levels, drive strength, etc.) are defined in Section 3.4.

#### 3.8.3 Current drivers

This section discusses the PMIC's *low* voltage drivers: current drivers other than the white LED drivers. White LED drivers are covered in Section 3.8.4.

Several types of low-voltage LED current drivers are available:

- Red, green, and blue (RGB) drivers that can operate off VPH\_PWR, +5 V, or VCHG.
- The red and green RGB drivers are turned ON during ATC.
- Four keypad backlight drivers can operate off VPH\_PWR or +5 V.
- Two flash drivers that operate off VCHG in flash mode, and +5 V in torch mode.
- MPPs can be configured as current sinks that operate off VPH\_PWR.

Table 3-36 RGB driver performance specifications

| Parameter                                 | Comments                                  | Min | Тур | Max   | Units |
|-------------------------------------------|-------------------------------------------|-----|-----|-------|-------|
| Input voltage                             | 30, 70.                                   | 3.5 | -   | 5.0   | V     |
| Current per channel (I <sub>out</sub> )   |                                           | -   | -   | 12    | mA    |
| Accuracy                                  | Isink = 100 uA - 500 uA                   | -4  | -   | 4     | %     |
| VIN-VLED = 0.3 V,<br>fPWM = 18.75 kHz     | Isink = 500 uA - 12 mA                    | -2  | _   | 2     | %     |
| Matching accuracy between any two LEDs    | Isink = 100 uA - 500 uA                   | -   | -   | 5     | %     |
| VIN-VLED = 0.3 V,<br>fPWM = 18.75 kHz     | Isink = 500 uA - 12 mA                    | _   | _   | 2     | %     |
| Current per channel when trickle charging | RGB_R and RGB_G channels turned-on in ATC | -   | -   | 4     | mA    |
| Dropout voltage                           | $VIN - V_{LED}$ ; $I_{out} = 12mA$        | -   | -   | 250   | mV    |
| Dimming                                   |                                           |     |     |       |       |
| PWM frequency                             |                                           | 0.1 | -   | 18.75 | kHz   |
| Resolution                                |                                           | -   | 8   | -     | bit   |
| Blinking                                  |                                           |     |     |       |       |
| Period                                    | Programmable in 0.5 s steps               | 0   | -   | 12    | s     |
| ON time                                   | Programmable in 0.05 s steps              | 0   | -   | 1     | S     |

Table 3-37 Keypad-backlighting drivers performance specifications

| Parameter                                       |                 | Comments        |                 | Min | Тур | Max   | Units |
|-------------------------------------------------|-----------------|-----------------|-----------------|-----|-----|-------|-------|
| Input voltage                                   |                 |                 |                 | 3.0 | -   | 5.5   | V     |
| Current sink capability (I <sub>OUT</sub> )     | Dimming ratio   | = 50% Dimming   | ratio = 100%    | -   | 420 | -     | mA    |
| Absolute current accuracy with PWM dimming      | Typical current | PWMH duty cycle | PWML duty cycle |     |     |       |       |
| (VIN - VLED = 0.3 V,<br>fPWM = 18.75 kHz)       | 20 mA           | 1               | 1 🌑             | -2  | _   | 2     | %     |
| ,                                               | 12 mA           | 0.5             | 1               | -2  | _   | 2     | %     |
|                                                 | 4 mA            | 0               | 1               | -2  | _   | 2     | %     |
|                                                 | 2 mA            | 0               | 0.5             | -2  | _   | 2     | %     |
|                                                 | 93.75 μΑ        | 0               | 3/128           | -2  | _   | 2     | %     |
| Relative current accuracy between LEDs with PWM | Typical current | PWMH duty cycle | PWML duty cycle | •   |     |       |       |
| dimming<br>(VIN - VLED = 0.3 V,                 | 20 mA           | 1               | 1               | _   | _   | 2     | %     |
| fPWM = 18.75 kHz)                               | 12 mA           | 0.5             | 1               | _   | _   | 2     | %     |
|                                                 | 4 mA            | 0               | 1               | _   | _   | 2     | %     |
|                                                 | 2 mA            | 0               | 0.5             | _   | _   | 2     | %     |
|                                                 | 93.75 µA        | 0               | 3/128           | _   | _   | 2     | %     |
| PWM frequency                                   |                 | 00 1            | 2               | 0.4 | _   | 18.75 | kHz   |
| PWM resolution                                  |                 | 8. 0.           | 00.             | _   | 8   | _     | bit   |
| Source driver impedance                         | Powered by V    | PH_PWR          | 7               | _   | _   | 1     | Ω     |
|                                                 | Powered by V    | REG_5V          | ,               | -   | _   | 4     | Ω     |
| Short circuit threshold                         | TV C            | 0.              |                 | _   | 300 | _     | mA    |
| Current sink headroom                           | IOUT = 20 mA    |                 |                 | _   | _   | 250   | mV    |

Table 3-38 Flash LED driver performance specifications

| Parameter                                                       | Comments                                                    | Min   | Тур  | Max   | Units |
|-----------------------------------------------------------------|-------------------------------------------------------------|-------|------|-------|-------|
| Flash driver input voltage                                      |                                                             |       |      |       |       |
| VDD_FLASH                                                       |                                                             |       |      |       |       |
|                                                                 | Flash disabled                                              | 2.5   | -    | 10    | V     |
| VDD_TORCH                                                       | Flash enabled <sup>1</sup>                                  | 4.1   | -    | -     | V     |
|                                                                 | Internal 5 V boost enabled                                  | 4.5   | -    | 5.5   | V     |
| Output current per LED (I <sub>LED1</sub> , I <sub>LED2</sub> ) | Flash mode (power by VDD_FLASH)                             | 0     | -    | 1000  | mA    |
|                                                                 | Torch mode (powered by VDD_TORCH)                           |       |      |       |       |
|                                                                 |                                                             | 0     | -    | 200   | mA    |
| Output current steps                                            | Both flash and torch modes                                  | -     | 12.5 | -     | mA    |
| Absolute current accuracy                                       | I <sub>LED1</sub> = I <sub>LED2</sub> > 100 mA <sup>2</sup> | -7    | -    | 7     | %     |
|                                                                 | $I_{LED1} = I_{LED2} \le 100 \text{ mA}^2$                  | -12.5 | -    | +12.5 | %     |

Table 3-38 Flash LED driver performance specifications

| Parameter                             | Comments                                                                                                | Min | Тур  | Max  | Units |
|---------------------------------------|---------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| Matching current accuracy             | I <sub>LED1</sub> = I <sub>LED2</sub> = 1A; I <sub>LED1</sub> = I <sub>LED2</sub> = 100 mA <sup>2</sup> | -5  | -    | 5    | %     |
| Dropout voltage                       | VDD_FLASH - V <sub>LED</sub>                                                                            | -   | 500  | -    | mV    |
| LED short circuit detection threshold | Current output enabled                                                                                  | ı   | 1    | -    | V     |
| LED open circuit detection threshold  | Current output enabled                                                                                  | -   | 100  | -    | mV    |
| VPH_PWR droop detection               | Programmable in 100 mV steps                                                                            | 2.5 | -    | 3.2  | V     |
| Flash safety timer                    | Programmable in 10 ms steps                                                                             | 10  | -    | 1028 | ms    |
| Torch watchdog timer                  | Programmable in 1 s steps                                                                               | 2   | -    | 33   | S     |
| Deglitch timer                        | FLASH_STROBE, FLASH_MASK1/2/3,<br>VPH_PWR droop, fault                                                  | 0   | -    | 128  | μs    |
| Current ramp steps (up / down)        | LED current from 0 to 200 mA                                                                            | -   | 12.5 | -    | mA    |
|                                       | LED current from 200 mA to 1 A                                                                          | -   | 50   | -    | mA    |
| Current ramp step duration            |                                                                                                         | 0.2 | 6.7  | 27   | us    |
| Thermal derating threshold            | Programmable in 10 °C; Junction temperature                                                             | 80  | -    | 120  | °C    |
| Thermal derating slope                | Programmable values: 2, 2.5, 4, 5, 10                                                                   | 2   | -    | 10   | %/°C  |

<sup>1.</sup> VLED1, VLED2 = 3.8 V, ILED1 = ILED2 = 1 A; charger in reverse boost, adaptive mode.

#### 3.8.4 White LED SMPS and current drivers

White LEDs generate backlighting for the handset's LCD. The PMIC supports WLEDs with a boost converter that generates the high voltage needed for powering a string of WLEDs, plus three output drivers for sinking the current from WLED strings. Brightness can be controlled via SPMI, the on-chip LPG, and externally via content adaptive backlight control (CABC). Other useful features include over-voltage protection, over-current protection, soft-start, and adaptive output voltage (as the WLED forward-voltage drop changes with temperature, the boost output voltage changes appropriately. Current driver performance specifications are listed in Table 3-39.

Table 3-39 WLED boost and driver performance specification

| Parameter                     | Comments                                                   |            | Min | Тур | Max  | Units |
|-------------------------------|------------------------------------------------------------|------------|-----|-----|------|-------|
| Input voltage                 | 25 mA/string, 8s1p or 8s2p, Vout ~ 27 V                    |            | 3   | _   | 5.5  | V     |
|                               | 25 mA/string, 8s3p, Vout ~ 27 V                            |            | 3.3 | -   | 5.5  |       |
| Output voltage                |                                                            |            | 6   | _   | 33   | V     |
| Over voltage protection (OVP) | Includes 0.5 V headroom for current sink; progr four steps | ammable in | 27  | -   | 35   | V     |
| OVP hysteresis                |                                                            |            | _   | 2   | -    | V     |
| Current sink headroom         | Accuracy specs are met with this headroom                  |            | -   | 500 | _    | mV    |
| Current limit                 | Programmable in 8 steps                                    |            | 100 | _   | 1680 | mA    |
| Current limit accuracy        | Current limit setting = 525 mA                             |            | -15 | -   | 15   | %     |

<sup>2.</sup> Headroom = 0.5 V for Flash or torch mode.

Table 3-39 WLED boost and driver performance specification (cont.)

| Parameter                     | Comments                                                         |          | Min  | Тур | Max  | Units |
|-------------------------------|------------------------------------------------------------------|----------|------|-----|------|-------|
| Output current per string     | 100% brightness register setting, no CABC                        | <b>"</b> | _    | 25  | _    | mA    |
| Absolute accuracy             | Combined CABC duty cycle and internal                            | 100%     | -2   | _   | 2    | %     |
|                               | dimming control; TA = 0°C to 85°C,                               | 50%      | -3   | _   | 3    | %     |
|                               | VHEADROOM=0.5 V                                                  | 25%      | -5   | _   | 5    | %     |
|                               |                                                                  | 10%      | -12  | _   | 12   | %     |
|                               | 9                                                                | 5%       | -25  | _   | 25   | %     |
|                               |                                                                  | 1%       | -100 | _   | 100  | %     |
|                               |                                                                  | 0.4%     | -100 | _   | 220  | %     |
| Relative accuracy             | Combined CABC; TA = 0 C to 85 C,                                 | 100%     | -    | _   | 2    | %     |
|                               | VHEADROOM=0.5 V                                                  | 50%      | _    | _   | 2.5  | %     |
|                               |                                                                  | 25%      | _    | _   | 5    | %     |
|                               |                                                                  | 10%      | _    | _   | 12.5 | %     |
|                               |                                                                  | 5%       | _    | _   | 25   | %     |
|                               |                                                                  | 1%       | _    | _   | 125  | %     |
|                               |                                                                  | 0.4%     | _    | _   | 250  | %     |
| CABC frequency                | 1/2 1/2                                                          |          | 20   | 40  | 60   | kHz   |
| CABC duty cycle <sup>1</sup>  | Usable range                                                     |          | 0    | _   | 100  | %     |
| Efficiency <sup>2</sup>       | VDD = 3.6 V, lout = 15 mA/string, 8s1p or<br>8s2p, fSW = 0.8 MHz |          | -    | 83  | _    | %     |
| Switching frequency           | 68.108.150.1                                                     |          | 0.6  | 0.8 | 1.6  | MHz   |
| Ground current                | Boost switching, no load                                         |          | _    | 2   | 2.5  | mA    |
| Output capacitor <sup>3</sup> | Nominal capacitance                                              |          | 4.7  | _   | 10   | μF    |
| Up to 5s1p, 5s2p, 5s3p        | Derated at 30 V for bias and aging                               |          | 0.2  | _   | _    | μF    |
| Power inductor <sup>3</sup>   | Nominal inductance                                               |          | 4.7  | 10  | 22   | μH    |

<sup>1.</sup> Recommended CABC duty cycle range is 4% to 100%. Under 4% CABC duty cycle, flickering is observed.

<sup>2.</sup> Figure 3-10 shows the efficiency plot for 8s1p and 8s2p configurations of the WLED boost and driver.

<sup>3. 7</sup>s3p, 8s3p may require use of two 4.7  $\mu F$  output caps and a larger sized inductor.



Figure 3-10 WLED efficiency plot on the PM8941 device

#### 3.8.5 Keypad interface

GPIOs can be configured to implement a keypad interface supporting a matrix of up to 10 rows by 8 columns. Performance specifications that are specific to the keypad interface are listed in Table 3-40.

Table 3-40 Keypad interface performance specifications

| Parameter        | Comments                          | Min      | Тур  | Max   | Units |
|------------------|-----------------------------------|----------|------|-------|-------|
| Supply voltage   |                                   | _        | 1.8  | _     | V     |
| Load capacitance |                                   | _        | _    | 100   | pF    |
| Sense lines      | ·                                 | <u> </u> |      |       |       |
| Pullup current   |                                   | 20.8     | 31.5 | 42.2  | μA    |
| Pulldown current |                                   | 400      | 600  | 800   | μA    |
| Key-stuck delay  | Number of 32 kHz cycles = 325,000 | 7.94     | 9.92 | 13.60 | sec   |
| Drive lines      |                                   | 1.       |      |       |       |
| Drive strength   | Open-drain outputs                | _        | 0.6  | _     | mA    |

#### 3.8.6 Vibration motor driver

The PMIC supports silent incoming call alarms with its vibration motor driver. The vibration driver is a programmable voltage output that is referenced to VDD; when off, its output voltage is VDD. The motor is connected between VDD and the VIB\_DRV\_N pin.

Performance specifications for the vibration motor driver circuit are listed in Table 3-41.

Table 3-41 Vibration motor driver performance specifications

| Parameter                                                                         | Comments                                                                                               | Min       | Тур    | Max       | Units   |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------|--------|-----------|---------|
| Output voltage (V <sub>m</sub> ) error <sup>1</sup> Relative error Absolute error | VDD > 3.2 V; $I_m$ = 0 to 175 mA;<br>$V_m$ setting = 1.2 to 3.1 V<br>Total error = relative + absolute | -6<br>-60 | _<br>_ | +6<br>+60 | %<br>mV |
| Headroom <sup>2</sup>                                                             | I <sub>m</sub> = 175 mA                                                                                | _         | _      | 200       | mV      |
| Short circuit current                                                             | VIB_DRV_N = VDD                                                                                        | 225       | -      | 600       | mA      |

The vibration motor driver circuit is a low-side driver. The motor is connected directly to VDD, and the voltage across the motor is V<sub>m</sub> = V<sub>DD</sub> - V<sub>out</sub>, where V<sub>out</sub> is the PMIC voltage at VIB\_DRV\_N.

#### 3.9 IC-level interfaces

The IC-level interfaces include poweron circuits; the SPMI; interrupt managers; and miscellaneous digital I/O functions like level translators, detectors, and controllers. Parameters associated with these IC-level interface functions are specified in the following subsections. GPIO and MPP functions are also considered part of the IC-level interface functional block, but they are specified in their own sections (Section 3.10 and Section 3.11, respectively).

#### 3.9.1 Poweron circuits and the power sequences

Dedicated circuits continuously monitor several events that might trigger a poweron sequence. If any of these events occur, the PMIC circuits are powered on, the handset's available power sources are determined, the correct source is enabled, and the modem IC is taken out of reset.

PM8941 ES1, ES2 devices exhibit single power on sequence as shown in Figure 3-11. ES3 devices onwards exhibit dual power on sequence as shows in Figure 3-12.

The I/Os to/from the poweron circuits are basic digital control signals that must meet the voltage-level requirements stated in Section 3.4. The KYPD\_PWR\_N and CBL\_PWR\_N inputs are pulled up to an internal voltage (dVdd). Additional poweron-circuit performance specifications are listed in Table 3-42 and Table 3-44. More complete definitions for time intervals included in the table are provided in the *PM8841 and PM8941 Design Guidelines* (80-NA555-5).

Table 3-42 Poweron circuit performance specifications for single power-on sequence

| Parameter                | Comments                                                                                        | Min   | Тур   | Max   | Units |
|--------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Internal pullup resistor | At KYPD_PWR_N and CBL_PWR_N pins                                                                | 150   | 200   | 250   | kΩ    |
| tmbg                     | Poweron trigger to MBG_EN/pre-pon PBS sequence (includes debounce time of the power-on trigger) | 12.01 | 15.99 | 20.02 | ms    |
| tBMS                     | Time for BMS to make an open circuit voltage measurement                                        | 48.00 | 64.00 | 80.00 | ms    |

<sup>2.</sup> Adjust the programmed voltage until the lowest motor voltage occurs while still meeting the voltage accuracy specification. This *lowest* motor voltage (V<sub>m</sub> = V<sub>DD</sub> - V<sub>out</sub>) is the *headroom*.

Table 3-42 Poweron circuit performance specifications for single power-on sequence (cont.)

| Parameter                   | Comments                                                                                                                                                                            | Min   | Тур    | Max    | Units |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|--------|-------|
| tprepon1                    | Time from MBG_EN to start of first regulator event                                                                                                                                  | 64.95 | 86.60  | 108.25 | ms    |
| tgpio21                     | Time from MBG going HIGH till GPIO21 begins to go HIGH                                                                                                                              | 16.95 | 22.60  | 28.25  | ms    |
| tprebuck                    | Hardcoded delay in PBS OTP to allow external boost bypass or prebuck to settle                                                                                                      | 7.50  | 10.00  | 12.50  | ms    |
| tMBG_slave                  | Poweron event for slave PMIC to MBG_EN/pre-<br>pon PBS sequence (includes debounce time of<br>the power-on trigger)                                                                 | 12.01 | 15.99  | 20.02  | ms    |
| tprepon_slave               | Time from MBG_EN to start of first regulator event                                                                                                                                  | 11.70 | 15.60  | 19.50  | ms    |
| tpbs_dly1                   | Hardcoded delay to allow slave PMIC to boot core supplies before continuing PON sequence                                                                                            | 36.62 | 48.80  | 61.00  | ms    |
| tsettle                     | Regulator settling time                                                                                                                                                             | -     | -      | 500.00 | µsec  |
| treg <sup>1</sup>           | Time between regulator enables                                                                                                                                                      | 73.24 | -      | 622.07 | µsec  |
| tBBCLK_1                    | Time from the enable of the XO_OUT_D0 clock to the first clock edge                                                                                                                 | 14.25 | 19.00  | 23.75  | ms    |
| tsec_reg                    | Time from LDO24 enable to next regulator in the sequence (LDO12)                                                                                                                    | 18.75 | 25     | 31.25  | ms    |
| tpbs_dly2                   | Time between first clock edge and PON_<br>RESET_N being set high                                                                                                                    | -     | 30     | _      | ms    |
| tpshold                     | Time for MSM to assert PS_HOLD (PS_HOLD timeout)                                                                                                                                    | 150   | 200.00 | 250    | ms    |
| tpbs_dly3                   | Time delay between PON_OUT dropping low and the beginning of turn-off event of LDO21 (PBS controlled)                                                                               | 0.34  | 0.46   | 0.57   | ms    |
| tpbs_dly4                   | Wait Time (hardcoded in PBS) for the Krait rail to go low, and the beginning of turn-off event for S2B. We assume that the entire Poff sequence in PM8941 shall finish by this time | 5.26  | 7.02   | 8.77   | ms    |
| tpbs_dly5                   | Wait time (hardcoded in PBS) between the instant the MPP1 goes low, and the beginning of the GPIO21 turn-off event                                                                  | 2.27  | 3.02   | 3.78   | ms    |
| Debounce timer <sup>2</sup> |                                                                                                                                                                                     | 16    | _      | 2000   | ms    |

<sup>1.</sup> treg for LDO24 to LDO7 is about 200  $\mu$ sec; VREF\_LPDRR is derived from LDO1 and turns on about 250  $\mu$ sec after LDO1.

<sup>2.</sup> Delay between triggering event (such as keypad press) and corresponding interrupt; a programmable value.



Figure 3-11 Example PM8x41 single power-on sequence

Table 3-43 Poweron circuit performance specifications with dual poweron sequence <sup>1</sup>

| Parameter                | Comments                                                                                                                                                                            | Min    | Тур    | Max    | Units |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|-------|
| Internal pullup resistor | At KYPD_PWR_N and CBL_PWR_N pins                                                                                                                                                    | 150    | 200    | 250    | kΩ    |
| tmbg                     | Poweron trigger to MBG_EN/pre-pon PBS sequence (includes debounce time of the power-on trigger)                                                                                     | 14.63  | 19.50  | 24.38  | ms    |
| tBMS                     | Time for BMS to make an open circuit voltage measurement                                                                                                                            | 96     | 128    | 160    | ms    |
| tprepon1                 | Time from MBG_EN to start of first regulator event                                                                                                                                  | 64.95  | 86.60  | 108.25 | ms    |
| tgpio21                  | Time from MBG going HIGH till GPIO21 begins to go HIGH                                                                                                                              | 112.95 | 150.6  | 188.25 | ms    |
| tprebuck                 | Hardcoded delay in PBS OTP to allow external boost bypass or prebuck to settle                                                                                                      | 3.75   | 5.00   | 6.25   | ms    |
| tMBG_slave               | Poweron event for slave PMIC to MBG_EN/pre-pon PBS sequence (includes debounce time of the poweron trigger)                                                                         | 14.40  | 19.2   | 24     | ms    |
| tprepon_slave            | Time from MBG_EN to start of first regulator event                                                                                                                                  | 7.50   | 10     | 12.5   | ms    |
| tpbs_dly1                | Hardcoded delay to allow slave PMIC to boot core supplies before continuing PON sequence                                                                                            | 36.62  | 48.80  | 61.00  | ms    |
| tsettle                  | Regulator settling time                                                                                                                                                             | _      | _      | 500.00 | μs    |
| treg <sup>2, 3</sup>     | Time between regulator enables                                                                                                                                                      | 73.24  | _      | 622.07 | μs    |
| tBBCLK_1                 | Time from the enable of the XO_OUT_D0 clock to the first clock edge                                                                                                                 | 14.25  | 19.00  | 23.75  | ms    |
| treset1                  | Time between first clock edge and PON_RESET_N being set high                                                                                                                        | 3.8    | 5.06   | 6.33   | ms    |
| tpshold                  | Time for MSM to assert PS_HOLD (PS_HOLD timeout)                                                                                                                                    | 150    | 200.00 | 250    | ms    |
| tpbs_dly2                | Time between SPON message from MSM to S5B turning ON                                                                                                                                | 2.44   | 3.20   | 4.06   | ms    |
| tpbs_dly3                | Time delay between PON_OUT dropping low and the beginning of turn-off event of LDO21 (PBS controlled)                                                                               | 0.34   | 0.46   | 0.57   | ms    |
| tpbs_dly4                | Wait time (hardcoded in PBS) for the Krait rail to go low, and the beginning of turn-off event for S2B. We assume that the entire Poff sequence in PM8941 shall finish by this time | 5.26   | 7.02   | 8.77   | ms    |

Table 3-43 Poweron circuit performance specifications with dual poweron sequence <sup>1</sup>

| Parameter                   | Comments                                                                                                           | Min  | Тур  | Max  | Units |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| tpbs_dly5                   | Wait time (hardcoded in PBS) between the instant the MPP1 goes low, and the beginning of the GPIO21 turn-off event | 2.27 | 3.02 | 3.78 | ms    |
| Debounce timer <sup>4</sup> |                                                                                                                    | 16   | _    | 2000 | ms    |

- The power-on sequence measured is on a standalone PM8x41 daughtercard without the bhelper LDO and MSM interaction. With the bhelper LDO and MSM present, the following differences will be seen:

   a) S2A will have a voltage as soon as GPIO\_21 is driven high. This is because the bhelper LDO is enabled by GPIO\_21.
  - b) L6 and L7 will turn ON when S3A turns completely ON. This is because BBCLK enable (XO\_OUT\_DO\_EN) is driven high by the MSM when S3A is turned ON.
- 2. treg for LDO24 to LDO7 is about 200  $\mu$ sec; VREF\_LPDDR is derived from LDO1 and turns on about 250  $\mu$ sec after LDO1.
- 3. treg for HF SMPS (S1A, S2A, and S3A) in PM8941 ES3 device is about 3 msec. In ES4/CS devices it is 622 µsec for HF SMPS.
- 4. Delay between triggering event (such as a keypad press) and a corresponding interrupt; a programmable value.



Figure 3-12 Example PM8x41 dual power-on sequence

#### 3.9.2 OPT[4:1] hardwired controls

Four pins (OPT\_4, OPT\_3, OPT\_2, and OPT\_1) must be hardwired to ground or VDD, or be left open (high-impedance state or Hi-z); this yields 81 possible combinations.

MSM8x74-based reference designs use these settings: OPT\_[4:1] = GND, GND, GND, GND.

#### 3.9.3 SPMI and the interrupt managers

The SPMI is a bidirectional, two-line digital interface that meets the voltage and current level requirements stated in Section 3.4.

PMIC interrupt managers support the chipset modem and its processors, and communicate with the modem IC via SPMI. Since the interrupt managers are entirely embedded functions, additional performance specifications are not required.

## 3.10 General-purpose input/output specifications

The 36 general-purpose input/output (GPIO) ports are digital I/Os that can be programmed for a variety of configurations (Table 3-44). Performance specifications for the different configurations are included in Section 3.4.

**NOTE** Unused GPIO pins should be configured as inputs with 10 μA pulldown.

| Configuration type | Configuration description                                                                                                                                |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input              | 1. No pullup<br>2. Pullup (1.5, 30, or 31.5 μA)                                                                                                          |
|                    | 3. Pulldown (10 μA)                                                                                                                                      |
|                    | 4. Keeper                                                                                                                                                |
| Output             | Open-drain or CMOS                                                                                                                                       |
|                    | Inverted or non-inverted                                                                                                                                 |
|                    | Programmable drive current; see Table 3-45 for options.                                                                                                  |
| Input/output pair  | Requires two GPIOs. Input and output stages can use different power supplies, thereby implementing a level translator. See Table 2-1 for supply options. |

Table 3-44 Programmable GPIO configurations

GPIOs default to digital input with  $10~\mu A$  pull-down at poweron. During poweron, PBS programs GPIO\_21 as digital output high at VPH\_PWR level to enable the external boost-bypass. Before they can be used for their desired purposes, they need to be configured for use.

GPIOs are designed to run at a 4 MHz rate to support high-speed applications. The supported rate depends on the load capacitance and IR drop requirements. If the application specifies load capacitance, then the maximum rate is determined by the IR drop. If the application does not require a specific IR drop, then the maximum rate can be increased by increasing the supply voltage, and adjusting the drive strength according to the actual load capacitance.

# 3.11 Multipurpose pin specifications

The PM8941 includes eight multipurpose pins (MPPs), and they can be configured for any of the functions specified within Table 3-45. All MPPs are high-Z at power-on. During poweron, PBS programs MPP\_01 as analog output which is used as a reference for modem IC 3 V I/Os.

Table 3-45 Multipurpose pin performance specifications

| Parameter                 | Comments                           | Min       | Тур | Max      | Units |
|---------------------------|------------------------------------|-----------|-----|----------|-------|
| MPP configured as digital | input <sup>1</sup>                 |           |     | -:       |       |
| Logic high input voltage  |                                    | 0.65·V_M  | -   | _        | V     |
| Logic low input voltage   |                                    | -         | -   | 0.35·V_M | V     |
| MPP configured as digital | output <sup>1</sup>                |           |     | 1        |       |
| Logic high output voltage | I <sub>out</sub> = I <sub>OH</sub> | V_M- 0.45 | _   | V_M      | V     |
| Logic low output voltage  | I <sub>out</sub> = I <sub>OL</sub> | 0         | _   | 0.45     | V     |
| MPP configured as bidired | ctional I/O <sup>2</sup>           | 0         |     |          |       |
| Nominal pullup resistance | Programmable range <sup>3</sup>    | 1         | _   | 30       | kΩ    |
| Maximum frequency         | 25.                                | 200       | _   | _        | kHz   |
| Switch on resistance      | 106                                | _         | 20  | 50       | Ω     |
| Power-supply current      | 60.00                              | VO -      | 6   | 7        | μA    |
|                           |                                    |           |     |          |       |

Table 3-45 Multipurpose pin performance specifications (cont.)

| Parameter                  | Comments                                                                  | Min     | Тур  | Max   | Units |
|----------------------------|---------------------------------------------------------------------------|---------|------|-------|-------|
| MPP configured as analog   | g input (analog multiplexer input)                                        | 1       | 1    |       |       |
| Input current              |                                                                           | _       | _    | 100   | nA    |
| Input capacitance          |                                                                           | _       | _    | 10    | pF    |
| MPP configured as analog   | g output (buffered VREF output)                                           | -       | *    |       |       |
| Output voltage error       | -50 μA to +50 μA                                                          | <u></u> | _    | 12.5  | mV    |
| Temperature variation      | Due to buffer only; does not include VREF variation (see Table 3-19)      | -0.03   | _    | +0.03 | %     |
| Load capacitance           |                                                                           | _       | _    | 25    | pF    |
| Power-supply current       |                                                                           | _       | 0.17 | 0.20  | mA    |
| MPP configured as level to | ranslator                                                                 |         | 1    |       |       |
| Maximum frequency          | 407                                                                       | 4       | _    | _     | MHz   |
| MPPs configured as curre   | ent drivers                                                               |         |      |       |       |
| Power supply voltage       |                                                                           | _       | VDD  | _     | V     |
| Output current             | Programmable in 2 mA increments                                           | 0       | _    | 40    | mA    |
| Output current accuracy    | Any programmed current value                                              | -20     | _    | +20   | %     |
| Dropout voltage            | V_IN - V_OUT with I_OUT within the accuracy limits of its current setting | ,o-     | _    | 500   | mV    |
| Leakage current            | Driver disabled                                                           | _       | 20   | 100   | nA    |

<sup>1.</sup> Input and output stages can use different power supplies, thereby implementing a level translator. See Table 2-1 for V\_M supply options. Other specifications are included in Section 3.4.

NOTE Only odd MPPs (MPP\_01, MPP\_03, MPP\_05, MPP\_07) can be configured as analog outputs. Only even MPPs (MPP\_02, MPP\_04, MPP\_06, MPP\_08) have current sink capability.

Table 3-46 MPP pairs

| MPP# |     | MPP# |
|------|-----|------|
| 1    | <-> | 2    |
| 3    | <-> | 4    |
| 5    | <-> | 6    |
| 7    | <-> | 8    |

<sup>2.</sup> MPP pairs are listed in Table 3-46.

<sup>3.</sup> Pullup resistance is programmable to values of 1 k, 10 k, 30 k, or open.

# 4 Mechanical Information

## 4.1 Device physical dimensions

The PM8941 is available in the 229-pin wafer-level nanoscale package (229 WLNSP) that includes dedicated ground pins for improved grounding, mechanical strength, and thermal continuity. The 229 WLNSP package has a  $5.82 \times 6.15$  mm body with a maximum height of 0.55 mm. Pin 1 is located by an indicator mark on the top of the package, and by the ball pattern when viewed from below. A simplified version of the 229 WLNSP outline drawing is shown in Figure 4-1.

NOTE Click the link below to download the 229 WLNSP outline drawing (NT90-NA220-1) from the CDMA Tech Support website.

https://downloads.cdmatech.com/qdc/drl/objectId/09010014819d57ce

If you have permission to view the document, a prompt will be presented for initiating the download.

**NOTE** Subscribe to the package drawing to be notified of any changes.

Click the **Help** button to download the latest revision of *Using CDMA Tech Support Documents and Downloads User Guide* (80-V7273-1). This document includes subscription instructions.



Figure 4-1 229 WLNSP (5.82 × 6.15 × 0.55 mm) package outline drawing

**NOTE** This is a simplified outline drawing. Click the link below to download the complete, up-to-date package outline drawing:

https://downloads.cdmatech.com/qdc/drl/objectId/09010014819d57ce

## 4.2 Part marking

## 4.2.1 Specification-compliant devices



Figure 4-2 PM8941 device marking (top view, not to scale)

Table 4-1 PM8941 marking line definitions

| Line | Marking  | Description                                                                                                                                                                                                                                                                                                                      |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PM8941   | Qualcomm product name                                                                                                                                                                                                                                                                                                            |
| 2    | PBB      | P = product configuration code  See Table 4-2 for assigned values.  BB = feature code  See Table 4-2 for assigned values.                                                                                                                                                                                                        |
| 3    | XXXXXXXX | XXXXXXXX = traceability information                                                                                                                                                                                                                                                                                              |
| 4    | FAYWWRR  | F = supply source code  F = A (GF, Fab3, Singapore)  F = B (TSMC, Fab5, Taiwan)  A = assembly site code  A = A (StatsChipPac, SCS, Singapore)  A = B (Amkor, ATC, China)  A = C (ASE, ASE-kh, Taiwan)  Y = single-digit year  WW = work week (based on calendar year)  RR = product revision  See Table 4-2 for assigned values. |
| 5    | • XX     | • = dot identifying pin 1  XX = traceability information                                                                                                                                                                                                                                                                         |

**NOTE** For complete marking definitions of all PM8941 variants and revisions, refer to the *PM8941 Device Revision Guide* (80-NA555-4).

#### 4.2.2 Daisy chain devices

This information will be included in future revisions of this document.

## 4.3 Device ordering information

#### 4.3.1 Specification-compliant devices

This device can be ordered using the identification code shown in Figure 4-3 and explained below.



Figure 4-3 Device identification code

Device ordering information details for all samples available to date are summarized in Table 4-2.

Table 4-2 Device identification code / ordering information details

| PMIC variant               | P value          | RR value           | HW ID #      | S value <sup>1</sup> | BB value <sup>2</sup> |
|----------------------------|------------------|--------------------|--------------|----------------------|-----------------------|
| ES sample type             | 70.00            | 0).                |              | '                    |                       |
| PM8941 ES1                 | 0                | 01                 | v2.0         | 0                    | VV                    |
| PM8941 ES2                 | 0                | 02                 | v2.0.1       | 0                    | VV                    |
| PM8941 ES3                 | 0                | 03                 | v3.0         | 0                    | VV                    |
| PM8941 ES4/CS              | 0                | 04                 | v3.1         | 0                    | VV                    |
| Other sample types will be | included in futu | re revisions of th | is document. |                      |                       |
|                            |                  |                    |              |                      |                       |

<sup>1. &#</sup>x27;S' is the source configuration code that identifies all the qualified die fabrication-source combinations available at the time a particular sample type was shipped.

## 4.3.2 Daisy-chain devices

This information will be included in future revisions of this document.

<sup>2. &#</sup>x27;BB' is the feature code that identifies an IC's specific feature set, which distinguishes it from other versions or variants. Defined feature sets available at the time of this document's release are:

<sup>–</sup> VV = null set; all devices available at this time have the same feature set.

## 4.4 Device moisture-sensitivity level

Plastic-encapsulated surface mount packages are susceptible to damage induced by absorbed moisture and high temperature. A package's moisture-sensitivity level (MSL) indicates its ability to withstand exposure after it is removed from its shipment bag, while it is on the factory floor awaiting PCB installation. A low MSL rating is better than a high rating; a low MSL device can be exposed on the factory floor longer than a high MSL device. All pertinent MSL ratings are summarized in Table 4-3.

Table 4-3 MSL ratings summary

| MSL | Out-of-bag floor life                                                                                 | Comments                              |
|-----|-------------------------------------------------------------------------------------------------------|---------------------------------------|
| 1   | Unlimited                                                                                             | ≤ 30°C / 85% RH                       |
| 2   | 1 year                                                                                                | ≤ 30°C / 60% RH; <b>PM8941 rating</b> |
| 2a  | 4 weeks                                                                                               | ≤ 30°C / 60% RH                       |
| 3   | 168 hours                                                                                             | ≤ 30°C / 60% RH                       |
| 4   | 72 hours                                                                                              | ≤ 30°C / 60% RH                       |
| 5   | 48 hours                                                                                              | ≤ 30°C / 60% RH                       |
| 5a  | 24 hours                                                                                              | ≤ 30°C / 60% RH                       |
| 6   | Mandatory bake before use. After bake, must be reflowed within the time limit specified on the label. | ≤ 30°C / 60% RH                       |

Qualcomm follows the latest IPC/JEDEC J-STD-020 standard revision for moisture-sensitivity qualification. *The PM8941 devices are classified as MSL2; the qualification temperature was 250°C*. This qualification temperature (250°C) should not be confused with the peak temperature within the recommended solder reflow profile (see Section 6.2.3 for more details).

## 4.5 Thermal characteristics

Rather than provide thermal resistance values  $\theta_{JC}$  and  $\theta_{JA}$ , validated thermal package models are provided through the CDMA Tech Support website. A thermal model for each device is provided within the *Power\_Thermal* subfolder for each chipset family. Designers can extract thermal resistance values by conducting their own thermal simulations.

NOTE Click the link below to download the PM8941 thermal package model from the CDMA Tech Support website.

This link will be included in future revisions of this document.

If you have permission to view the document, a prompt will be presented for initiating the download.

**NOTE** Subscribe to the PM8941 thermal package model to be notified of any changes.

Click the **Help** button to download the latest revision of *Using CDMA Tech Support Documents and Downloads User Guide* (80-V7273-1). This document includes subscription instructions.

# 5 Carrier, Storage, & Handling Information

#### 5.1 Carrier

#### 5.1.1 Tape and reel information

All Qualcomm carrier tape systems conform to EIA-481 standards.

A simplified sketch of the PM8941 tape carrier is shown in Figure 5-1, including the proper part orientation, maximum number of devices per reel, and key dimensions.



Figure 5-1 Carrier tape drawing with part orientation

Tape-handling recommendations are shown in Figure 5-2.



Figure 5-2 Tape handling

## 5.2 Storage

#### 5.2.1 Bagged storage conditions

PM8941 devices delivered in tape and reel carriers must be stored in sealed, moisture barrier, antistatic bags. Refer to the *IC Packing Methods and Materials Specification* (80-VK055-1) for the expected shelf life.

#### 5.2.2 Out-of-bag duration

The out-of-bag duration is the time a device can be on the factory floor before being installed onto a PCB. It is defined by the device MSL rating, as described in Section 4.4.

# 5.3 Handling

Tape handling was described in Section 5.1.1. Other (IC-specific) handling guidelines are presented below.

## **5.3.1** Baking

Wafer-level packages such as the 229 WLNSP should not be baked.

#### 5.3.2 Electrostatic discharge

Electrostatic discharge (ESD) occurs naturally in laboratory and factory environments. An established high-voltage potential is always at risk of discharging to a lower potential. If this discharge path is through a semiconductor device, destructive damage may result.

ESD countermeasures and handling methods must be developed and used to control the factory environment at each manufacturing site.

Qualcomm products must be handled according to the ESD Association standard: ANSI/ESD S20.20-1999, *Protection of Electrical and Electronic Parts, Assemblies, and Equipment.* 

Refer to Section 7.1 for the PM8941 ESD ratings.

## 5.4 Barcode label and packing for shipment

Refer to the *IC Packing Methods and Materials Specification* (80-VK055-1) for all packing-related information, including barcode-label details.

# 6 PCB Mounting Guidelines

## 6.1 RoHS compliance

The device is lead-free and RoHS-compliant. Its SnAgCu solder balls use SAC405 composition. QTI defines its lead-free (or Pb-free) semiconductor products as having a maximum lead concentration of 1000 ppm (0.1% by weight) in raw (homogeneous) materials and end products. Qualcomm package environmental programs, RoHS compliance details, and tables defining pertinent characteristics of all Qualcomm IC products are described in the *IC Package Environmental Roadmap* (80-V6921-1).

## 6.2 SMT parameters

This section describes Qualcomm board-level characterization process parameters. It is included to assist customers with their SMT process development; it is not intended to be a specification for their SMT processes.

## 6.2.1 Land pad and stencil design

The land-pattern and stencil recommendations presented in this section are based on Qualcomm internal characterizations for lead-free solder pastes on an eight-layer PCB, built primarily to the specifications described in JEDEC JESD22-B111.

Qualcomm recommends characterizing the land patterns according to each customer's processes, materials, equipment, stencil design, and reflow profile prior to PCB production. Optimizing the solder stencil pattern design and print process is critical to ensure print uniformity, decrease voiding, and increase board-level reliability.

General land-pattern guidelines:

- Non-solder-mask-defined (NSMD) pads provide the best reliability.
- Keep the solder-able area consistent for each pad, especially when mixing via-in-pad and non-via-in-pad in the same array.
- Avoid large solder mask openings over ground planes.
- Traces for external routing are recommended to be less than or equal to half the pad diameter, to ensure consistent solder-joint shapes.

One key parameter that should be evaluated is the ratio of aperture area to sidewall area, known as the area ratio (AR). Qualcomm recommends square apertures for optimal solder-paste release. In this case, a simple equation can be used relating the side length of the aperture to the stencil thickness (as shown and explained in Figure 6-1). Larger area ratios enable better transfer of solder paste to the PCB, minimize defects, and ensure a more stable printing process. Inter-aperture spacing should be at least as thick as the stencil; otherwise, paste deposits may bridge.



Figure 6-1 Stencil printing aperture area ratio (AR)

Guidelines for an acceptable relationship between L and T are listed below, and are shown in Figure 6-2:

- R = L/4T > 0.65 best
- $0.60 \le R \le 0.65$  acceptable
- $\blacksquare$  R < 0.60 not acceptable

| Stencil  |      | Stencil thickness, T (μm) |      |      |      |      |      |      |
|----------|------|---------------------------|------|------|------|------|------|------|
| Aperture | 75   | 80                        | 85   | 90   | 95   | 100  | 105  | 110  |
| L (µm)   |      |                           |      |      |      |      |      |      |
| 210      | 0.70 | 0.66                      | 0.62 | 0.58 | 0.55 | 0.53 | 0.50 | 0.48 |
| 220      | 0.73 | 0.69                      | 0.65 | 0.61 | 0.58 | 0.55 | 0.52 | 0.50 |
| 230      | 0.77 | 0.72                      | 0.68 | 0.64 | 0.61 | 0.58 | 0.55 | 0.52 |
| 240      | 0.80 | 0.75                      | 0.71 | 0.67 | 0.63 | 0.60 | 0.57 | 0.55 |
| 250      | 0.83 | 0.78                      | 0.74 | 0.69 | 0.66 | 0.63 | 060  | 0.57 |
| 260      | 0.87 | 0.81                      | 0.76 | 0.72 | 0.68 | 0.65 | 0.62 | 0.59 |

Figure 6-2 Acceptable solder-paste geometries

Qualcomm provides an example PCB land pattern and stencil design for the 229 WLNSP package.

NOTE Click the link below to download the 229 WLNSP land/stencil drawing (LS90-NA220-1) from the CDMA Tech Support Website.

https://downloads.cdmatech.com/qdc/drl/objectId/0901001481a1b0fd

If you have permission to view the document, a prompt will be presented for initiating the download.

**NOTE** Subscribe to the land/stencil drawing to be notified of any changes.

Click the **Help** button to download the latest revision of *Using CDMA Tech Support Documents and Downloads User Guide* (80-V7273-1). This document includes subscription instructions.

#### 6.2.2 Reflow profile

Reflow profile conditions typically used by Qualcomm for lead-free systems are listed in Table 6-1, and are shown in Figure 6-3.

Table 6-1 Qualcomm typical SMT reflow profile conditions (for reference only)

| Profile stage | Description                                         | Temp range                | Condition    |
|---------------|-----------------------------------------------------|---------------------------|--------------|
| Preheat       | Initial ramp                                        | < 150°C                   | 3°C/sec max  |
| Soak          | Flux activation                                     | 150 to 190°C              | 60 to 75 sec |
| Ramp          | Transition to liquidus (solder-paste melting point) | 190 to 220°C              | < 30 sec     |
| Reflow        | Time above liquidus                                 | 220 to 245°C <sup>1</sup> | 50 to 70 sec |
| Cool down     | Cool rate – ramp to ambient                         | < 220°C                   | 6°C/sec max  |

<sup>1.</sup> During the reflow process, the recommended peak temperature is 245°C (minimum). This temperature should not be confused with the peak temperature reached during MSL testing, as described in Section 6.2.3.



Figure 6-3 Qualcomm typical SMT reflow profile

#### 6.2.3 SMT peak package-body temperature

This document states a peak package-body temperature in three other places within this document, and without explanation, they may appear to conflict. The three places are listed below, along with an explanation of the stated value and its meaning within that section's context.

1. Section 4.4 – Device moisture-sensitivity level

PM8941 devices are classified as MSL2@250°C. The temperature (250°C) included in this designation is the lower limit of the range stated for moisture resistance testing during the device qualification process, as explained in #2 below.

2. Section 7.1 – Reliability qualifications summary

One of the tests conducted for device qualification is the moisture resistance test. Qualcomm follows J-STD-020-C, and hits a peak reflow temperature that falls within the range of  $260^{\circ}\text{C} + 0/-5^{\circ}\text{C}$  (255°C to 260 °C).

3. Section 6.2.2 – Reflow profile

During a production board's reflow process, the temperature seen by the package must be controlled. Obviously, the temperature must be high enough to melt the solder and provide reliable connections. However, it must not go so high that the device might be damaged. The recommended peak temperature during production assembly is 245°C. This is comfortably above the solder melting point (220°C), yet well below the proven temperature reached during qualification (250°C or more).

#### 6.2.4 SMT process verification

Qualcomm recommends verification of the SMT process prior to high-volume board assembly, including:

- In-line solder-paste deposition monitoring
- Reflow-profile measurement and verification
- Visual and x-ray inspection after soldering to confirm adequate alignment, solder voids, solder-ball shape, and solder bridging
- Cross-section inspection of solder joints for wetting, solder-ball shape, and voiding

#### 6.3 Daisy-chain components

Daisy-chain packages use the same processes and materials as actual products; they are recommended for SMT characterization and board-level reliability testing. In fact, all SMT process recommendations discussed above can be performed using daisy-chain components.

Ordering information is given in Section 4.3.2.

Daisy-chain PCB routing recommendations are available for download.

NOTE Click the link below to download the 229 WLNSP daisy-chain interconnect drawing (DS90-NA220-1) from the CDMA Tech Support Website.

https://downloads.cdmatech.com/qdc/drl/objectId/0901001481a1b54e

If you have permission to view the document, a prompt will be presented for initiating the download.

**NOTE** Subscribe to the daisy-chain interconnect drawing to be notified of any changes.

Click the **Help** button to download the latest revision of *Using CDMA Tech Support Documents and Downloads User Guide* (80-V7273-1). This document includes subscription instructions.

## 6.4 Board-level reliability

Qualcomm conducts characterization tests to assess the device's board-level reliability, including the following physical tests on evaluation boards:

- Drop shock (JESD22-B111)
- Temperature cycling (JESD22-A104)
- Cyclic bend testing optional (JESD22-B113)

Board-level reliability data is available for download.

NOTE Click the link below to download the 229 WLNSP board-level reliability data (BR80-TBD) from the CDMA Tech Support Website.

This link will be included in future revisions of this document.

If you have permission to view the document, a prompt will be presented for initiating the download.

**NOTE** Subscribe to the board-level reliability document to be notified of any changes.

Click the **Help** button to download the latest revision of *Using CDMA Tech Support Documents and Downloads User Guide* (80-V7273-1). This document includes subscription instructions.

# 7 Part Reliability

# 7.1 Reliability qualifications summary

Table 7-1 PM8941 IC reliability evaluation

| Tests, standards, and conditions                                                                                                                                                                                                          | Sample size | Result                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------|
| Average failure rate (AFR) in FIT (λ) failure in billion device-hours HTOL: JESD22-A108-D                                                                                                                                                 | 231         | 0F/48<br>ELFR = 727DPPM<br>AFR=16 FITs |
| Mean time to failure (MTTF) $t = 1/\lambda$ in million hours                                                                                                                                                                              | 231         | 64 MHrs                                |
| ESD - human-body model (HBM) rating JESD22-A114-F                                                                                                                                                                                         | 3           | ±1500 V <sup>1</sup>                   |
| ESD - charge-device model (CDM) rating JESD22-C101-D                                                                                                                                                                                      | 3           | ±500 V                                 |
| Latch-up (I-test): EIA/JESD78C  Trigger current: ±100 mA; temperature: 85°C                                                                                                                                                               | 6           | ±100 mA                                |
| Latch-up (Vsupply overvoltage): EIA/JESD78C  Trigger voltage: stress at 1.5 × Vdd max per device specification; temperature: 85°C                                                                                                         | 6           | 6.6 V                                  |
| Moisture resistance test (MRT): J-STD-020C<br>Reflow @ 260 +0/-5°C                                                                                                                                                                        | 462         | MSL1 pass                              |
| Temperature cycle: JESD22-A104-D Temperature: -55°C to 125°C; number of cycles: 1000 Soak time at minimum/maximum temperature: 8-10 minutes Cycle rate: 2 cycles per hour (cph) Preconditioning: JESD22-A113-F MSL1, reflow @ 260 +0/-5°C | 231         | Pass                                   |
| Unbiased highly accelerated stress test (HAST) JESD22-A118; 130°C / 85% RH and 96 hrs Preconditioning: JESD22-A113-F MSL1, reflow @ 260 +0/-5°C                                                                                           | 231         | Pass                                   |
| High-temperature storage life: JESD22-A103-C Temperature = 150°C; time= 1000 hours                                                                                                                                                        | 231         | Pass                                   |
| Physical dimensions: JESD22-B100-A                                                                                                                                                                                                        | 75          | Pass                                   |
| Solder ball shear JESD22-B117                                                                                                                                                                                                             | 30          | Pass                                   |

Table 7-1 PM8941 IC reliability evaluation (cont.)

| Tests, standards, and conditions | Sample size | Result    |
|----------------------------------|-------------|-----------|
| Internal/external visual         | 30          | Pass      |
| Ball diameter, height & x-ray    |             |           |
| Flammability                     |             | See Note. |
| UL-STD-94                        |             |           |
| Flammability test - not required |             |           |

**Note:** QTI ICs are exempt from the flammability requirements due to their sizes per UL/EN 60950-1, as long as they are mounted on materials rated V-1 or better. Most PWBs onto which Qualcomm ICs mounted are rated V-0 (which is better than V-1).

- 1. HBM ESD rating is 1500 V with the following minor exceptions:
  - a) VIB DRV N to GND  $\rightarrow$  500 V HBM rating
  - b) VREG\_XO to VREG\_RF\_CLK  $\rightarrow$  1 kV HBM rating

All other pins meet 1500 V HBM ESD rating.

# 7.2 Qualification sample description

#### **Device characteristics**

Device name: PM8941

Package type: 229 WLNSP

Package body size:  $6.15 \text{ mm} \times 5.82 \text{ mm} \times 0.55 \text{ mm}$ 

Lead count: 229

Lead composition: SAC405

Fab process: 0.18 µm CMOS

Fab sites: GF, Fab3, Singapore; TSMC, Fab5, Taiwan

Assembly sites: StatsChipPac, SCS, Singapore; Amkor, ATC, China; ASE, ASE-kh, Taiwan

Solder ball pitch: 0.4 mm